Skip to main content
Log in

A Chip for Linearization of RF Power Amplifiers using Predistortion based on a Bit-Parallel Complex Multiplier

  • Published:
Analog Integrated Circuits and Signal Processing Aims and scope Submit manuscript

Abstract

This paper presents a custom chip for linearization of RF power amplifiers using digital predistortion. The chip has been implemented in a standard digital 0.8 μm CMOS process with standard static cells and single-phase clocking. A systolic complex multiplier based on distributed arithmetic constitutes the core of the chip. The nonlinear function is realized with a look-up table containing complex gain factors applied to the complex multiplier. Maximum clock frequency was found by means of simulation to be 105 MHz corresponding to 21 Msamples/s throughput with 3 W power consumption using 5 V supply voltage. The fabricated chip is fully functional and has been measured up to 60 MHz clock frequency with 825 mW power consumption with 3.3 V supply voltage. Operation at 1.5 V supply voltage allows 10 MHz clock frequency with 35 mW power consumption.

This is a preview of subscription content, log in via an institution to check access.

Access this article

Price excludes VAT (USA)
Tax calculation will be finalised during checkout.

Instant access to the full article PDF.

Similar content being viewed by others

References

  1. J. K. Cavers, “A linearising predistorter with fast adaptation,” in Proceedings of IEEE 40th Vehicular Technology Conference, pp. 41–47, 1990.

  2. L. Sundström, M. Faulkner, and M. Johansson, “Quantization analysis and design of a digital predistortion linearizer for RF power amplifiers.” IEEE Transactions on Vehicular Technology VT-45, pp. 707–719, 1996.

    Google Scholar 

  3. L. Sundström, M. Faulkner, and M. Johansson, “Effects of reconstruction filter in digital predistortion linearizers for RF power amplifiers.” IEEE Transactions on Vehicular Technology VT-44, pp. 131–139, 1995.

    Google Scholar 

  4. L. Sundström, “Chip for linearization of RF power amplifiers using digital predistortion.” Electronics Letters 30(14), pp. 1123–1124, 1994.

    Google Scholar 

  5. P. Andreani and L. Sundströ m, “Chip for wideband digital predistortion RF power amplifier linearization.” Electronics Letters 33(11), pp. 925–926, 1997.

    Google Scholar 

  6. S. He and M. Torkelson, “A Complex Array Multiplier Using Distributed Arithmetic.” In Proceedings of IEEE CICC'96, pp. 71–74, May 1996.

Download references

Author information

Authors and Affiliations

Authors

Rights and permissions

Reprints and permissions

About this article

Cite this article

Andreani, P., Sundstro¨m, L. A Chip for Linearization of RF Power Amplifiers using Predistortion based on a Bit-Parallel Complex Multiplier. Analog Integrated Circuits and Signal Processing 22, 25–30 (2000). https://doi.org/10.1023/A:1008315925581

Download citation

  • Issue Date:

  • DOI: https://doi.org/10.1023/A:1008315925581

Navigation