Background

In recent years, the novel characteristics of nanostructures have attracted great attention from researchers; in particular, the nanostructure-based devices have been explored in many fields such as electronics, optoelectronics, and magnetism [13]. As one of the most important applications, the nanocapacitor arrays have been intensively studied for the next generation energy storage system due to increasing demands of high capacity, lightweight, and compact energy storage devices [47].

In terms of the electrostatic capacitor theory, the capacitor capacity is mainly determined by the electrode area. Therefore, to increase the effective area of electrodes, the three-dimensional nanocapacitor arrays are introduced to achieve a high capacitance density. As one of the most promising methods of fabricating nanocapacitor arrays, the porous nanostructure templates are used widely, including nanowire, nanopillar, anodic alumina (AAO), and so on [47]. For example, although InAs nanowire-based nanocapacitors (Au/Cr/HfO2/InAs) can achieve a larger electrode surface area, the poor mechanical strength of nanowires makes it unsuitable for energy storage [4]. Moreover, a significant improvement in capacitance has been achieved for the template of silicon nanopillars, which was fabricated by Au metal-assisted etching in conjunction with interference lithography; however, the Au residue could cause oxide degradation and inferior device performance [5]. On the other hand, porous AAO templates made from aluminum foils exhibit a high degree of regularity and uniformity in addition to a quite simple process. Therefore, the performance of the fabricated nanocapacitors has been improved significantly [6, 7]. However, it is hard to transfer the AAO template onto other substrates (e.g., Si substrate) due to its fragileness [8]. Although Banerjee et al. reported that the aluminum foils were first bonded anodically to the glass substrate and then AAO template was formed by two steps of anodization [7], it faces a complex processing. Therefore, it is expected that the AAO template can be formed directly on the Si substrate without template transfer or complex bonding.

On the other hand, the electrode material of the capacitor also plays an important role in the performance of nanocapacitor arrays. As a transparent conductive oxide material in optoelectronics, Al-doped ZnO (AZO) has many attractive characteristics including excellent thermal stability, low resistivity, low manufacture cost, and so on [9]. Therefore, the introduction of AZO as the electrode of nanocapacitor arrays could boost the energy storage device integrated with the optoelectronic device.

In this study, we demonstrate the successful fabrication of AZO/Al2O3/AZO nanocapacitor arrays in the porous AAO template, which is directly formed on Si substrate by two-step anodization. The resulting nanocapacitor arrays show a high capacitance density of 15.3 fF/μm2, which is nearly 2.5 times that of the planar capacitor. Furthermore, the charge-discharge characteristics of the nanocapacitor arrays are also discussed.

Methods

The fabrication steps of the AZO/Al2O3/AZO nanocapacitor arrays are illustrated schematically in Figure 1. Firstly, an aluminum film with a thickness of 1 μm was deposited on the cleaned Si substrate by thermal evaporation, which was followed by annealing in N2 at 500°C for 2 min in order to enhance the adhesion between the Al film and the Si substrate. The porous AAO was then formed by two steps of anodization, i.e., the anodization of the aluminum film was carried out in a 0.3-M oxalic acid solution at 25°C under 40 V, then the pore widening was performed in a 5-wt.% phosphoric acid solution. As a result, the resulting AAO template has uniform nanopores with a diameter of approximately 80 nm and a density of approximately 1 × 1010 cm−2. Subsequently, the stack of AZO/Al2O3/AZO (12/10/12 nm) was deposited in the AAO template by atomic layer deposition (ALD). Herein, the AZO films were used as both bottom and top electrode plates and were composed of alternate 20 cycles of ZnO and 1 cycle of Al2O3. ZnO and Al2O3 were grown from the precursors of diethyl zinc/H2O, and trimethyl aluminum/H2O at 200°C, respectively. Whereafter, the top Ta electrode with a thickness of 180 nm was deposited on the stack through a hard mask by magnetron sputtering. Subsequently, the top AZO film outside the Ta electrodes was etched by 0.02 wt.% HCl aqueous solution; thus, the top electrodes of AZO/Ta were formed. It is worthwhile to point out that only the central round part of the Al film on the Si substrate was anodized, so the fringe part of the Al film is preserved to serve as the bottom electrode. After deposition of the bottom AZO layer, a small region within the fringe part of Al film was protected from subsequent ALD deposition and chemical etching process, which is used as the probe position during electrical measurements. Accordingly, the capacitors consisting of nanocapacitor arrays were formed for electrical characterization. The C-V characteristic of the nanocapacitor arrays was measured using an Agilent 4294A precision LCR meter, and the charge-discharge characteristics were measured using Agilent 33250A (Agilent Technologies, Inc., Germany).

Figure 1
figure 1

Schematic diagrams of fabrication processes for three-dimensional AZO/Al 2 O 3 /AZO nanocapacitor arrays. (a) The formation of AAO templates on the Si substrate, (b) atomic layer deposition of the AZO/Al2O3/AZO stack (defined as MIM structure), and (c) the formation of capacitors for electrical measurements, including three-dimensional nanocapacitor arrays and a top contact layer of Ta film.

Results and discussion

Figure 2 shows the cross-sectional transmission electron microscopy (TEM) images of the fabricated nanocapacitor arrays. It is found that the fabricated three-dimensional nanocapacitor arrays are embedded into the AAO template. Under the AAO template, a layer of Al is observed clearly, which is used to maintain good contact between the AAO and the Si substrate. This can be realized by partial anodization of the aluminum film. In our experiment, the depth of the formed pores is close to 400 nm, which can be adjusted through the thickness of the initial Al film and the time of anodization. Furthermore, it is interesting to find that each pore includes the top wide part and the bottom narrow part; the former exhibits a diameter of approximately 80 nm and a depth of approximately 150 nm, and the latter exhibits a diameter of approximately 20 nm and a depth of approximately 250 nm. As the pore diameter is proportional to the anodic voltage, the above-mentioned phenomenon could be attributed to the voltage fluctuation during the anodization process [10]. It is worth mentioning that the bottom holes can be filled fully by AZO after the deposition of a 12-nm AZO film due to their small diameters; therefore, the bottom part does not contribute a lot to the capacitance density because the surface area of the bottom electrode does not increase further. Figure 2b shows the high-resolution TEM image of the nanocapacitor. It is found that the insulator of Al2O3 is sandwiched well by the AZO films, and no void can be seen in the nanopores.

Figure 2
figure 2

Cross-sectional TEM images of (a) nanocapacitor arrays embedded into AAO template and (b) three-dimensional AZO/Al 2 O 3 /AZO stack.

Figure 3 shows the typical C V curve of the fabricated capacitor with the AZO/Al2O3/AZO nanocapacitor arrays at 100 kHz. The extracted capacitance density reaches 15.3 fF/μm2, which is nearly 2.5 times that of the planar capacitor under identical conditions. By comparison with the planar Al2O3 dielectric MIM capacitors [1115], the fabricated capacitor in this study exhibits a significant increase in capacitance density, as shown in Figure 3. Although another study [11] also demonstrates a comparable capacitance density, this is due to a very thin Al2O3 film of 5 nm. Further, the total capacitance of the nanocapacitor structure can be calculated according to Equations 1, 2, 3, and 4 [7]:

C total = a C planar + C pore + C bottom
(1)
C planar = k ɛ 0 t insulator 3 2 × 2 r pore + D 2 π r pore 2
(2)
C bottom = ɛ 0 π r pore t BE + t insulator 2 t insulator
(3)
C pore = 2 π k ɛ 0 L ln r pore t BE r pore t BE + t insulator
(4)
Figure 3
figure 3

The C - V characteristic of the fabricated capacitor with three-dimensional nanocapacitor arrays. It is compared to other reported planar MIM capacitors with Al2O3 dielectrics.

Here, α represents the density of pores, which is close to 1 × 1010 cm−2 in the present experiment according to the scanning electron microscope image of the AAO template (not shown here); k is the dielectric constant of Al2O3 (k = 7.6), and tBE and tTE correspond to the thicknesses of the bottom AZO layer and the top AZO layer, respectively, i.e., 12 nm. The depth (L) and radius (rpore) of nanopores are approximately 150 and 40 nm, respectively. D represents the interpore distance, which is 10 nm. Therefore, the calculated Cplanar, Cbottom, and Cpore are equal to 1.3 × 10−2, 0.068 × 10−2, and 14.3 × 10−2 fF, respectively; thus, the total capacitance density (Ctotal) amounts to 15.7 fF/μm2, which is close to the measurement result. In addition, this also indicates that Ctotal is dominated by Cpore. Further, the capacitance density can be enhanced by increasing the height of nanopores. Moreover, the parameters of tBE, rpore, and tinsulator have positive or negative effects on the capacitance density. Therefore, to achieve a maximum capacitance density for practical applications, we have to consider the effects of various parameters, especially the influence of the insulator thickness on the leakage current, in order to make a balance between high capacitance and low leakage current.

On the other hand, although a high capacitance density has been achieved, the leakage current characteristic is not satisfactory (not shown here). This is due to the inner surface roughness and chemical contamination of the template, thus resulting in local high electric fields and degrading the leakage current characteristics. The aforementioned phenomena are also reported by other groups [7, 16]. Further, it is reported that the leakage current can be reduced remarkably by the introduction of barrier anodic alumina and/or ALD passivation layers in the AAO template. As an example, the leakage current density can decrease from 1×10−3 A/cm2 to 1×10−9 A/cm2 at 3 MV/cm [16].

According to the charge-discharge process of the resistor-capacitor circuit, the resistance-capacitance (RC) time constant determines the charge-discharge rate of capacitor, i.e., the power characteristics of capacitors [17]. The RC time constant is defined as τ, which means the length of time when the circuit current attains e−1 (i.e., 36.8%) of the initial value. Figure 4a shows the whole charge-discharge process of the nanocapacitor arrays with an electrode radius of 400 μm, and the inset is an equivalent resistor-capacitor circuit. The time constant is characterized by τc in charging process as well as τd in discharging process. Under voltage supply of 1 V, both τc and τd are equal to 300 ns, and such short time constants are in good agreement with the power characteristics of electrostatic capacitors. Figure 4b shows dependence of the charging current on time. Under different voltage supplies, i.e., VS1 = 1 V, VS2 = 0.6 V, and VS3 = 0.2 V, the resulting time constants of τ1, τ2, and τ3 are equal to 300 ns for the capacitor with an electrode radius of 400 μm, respectively. This reveals that the time constant has no dependence on the voltage supply, which is in accordance with the RC charge-discharge theory. As a result, the nanocapacitor arrays can meet a high capacitance density without sacrificing the power characteristics of the electrostatic capacitor.

Figure 4
figure 4

Charge-discharge curves and charging process of the capacitor. (a) The charge-discharge curves of the fabricated capacitor with an electrode radius of 400 μm, and the inset shows the equivalent resistor-capacitor circuit. (b) The charging process of the capacitor under different voltage supplies such as 1, 0.6, and 0.2 V.

Conclusions

In summary, high capacitance density nanocapacitor arrays have been fabricated via porous AAO template directly on silicon substrate and ALD processing. The nanocapacitor arrays based on the stack of AZO/Al2O3/AZO (12/10/12 nm) exhibit a high capacitance density of 15.3 fF/μm2, and the RC time constant is 300 ns, indicating good power characteristics of the electrostatic capacitor. As a result, in combination with flexible electronics and energy transformation components such as solar cells, nanocapacitor arrays could be a promising candidate as energy storage devices.