## NANO EXPRESS

**Open Access** 



# Enhancement of a-IGZO TFT Device Performance Using a Clean Interface Process via Etch-Stopper Nano-layers

Jae-Moon Chung<sup>1,2</sup>, Xiaokun Zhang<sup>1</sup>, Fei Shang<sup>1,2</sup>, Ji-Hoon Kim<sup>2</sup>, Xiao-Lin Wang<sup>2</sup>, Shuai Liu<sup>1</sup>, Baoguo Yang<sup>2,3</sup> and Yong Xiang<sup>1\*</sup>

### Abstract

To overcome the technological and economic obstacles of amorphous indium-gallium-zinc-oxide (a-IGZO)-based display backplane for industrial production, a clean etch-stopper (CL-ES) process is developed to fabricate a-IGZO-based thin film transistor (TFT) with improved uniformity and reproducibility on 8.5th generation glass substrates (2200 mm × 2500 mm). Compared with a-IGZO-based TFT with back-channel-etched (BCE) structure, a newly formed ES nano-layer (~ 100 nm) and a simultaneous etching of a-IGZO nano-layer (30 nm) and source-drain electrode layer are firstly introduced to a-IGZO-based TFT device with CL-ES structure to improve the uniformity and stability of device for large-area display. The saturation electron mobility of 8.05 cm<sup>2</sup>/V s and the  $V_{th}$  uniformity of 0.72 V are realized on the a-IGZO-based TFT device with CL-ES structure. In the negative bias temperature illumination stress and positive bias thermal stress reliability testing under a ± 30 V bias for 3600 s, the measured  $V_{th}$  shift of CL-ES-structured device (-3.88 V, +5.58 V). The electrical performance of the a-IGZO-based TFT device with CL-ES structure implies that the economic transfer from a silicon-based TFT process to the metal oxide semiconductor-based process for LCD fabrication is highly feasible.

Keywords: Displays, a-IGZO, Thin film transistors, Etch-stopper, Reproducibility, Reliability

### Background

Thin film transistor (TFT) backplane with higher resolution and larger panel size is highly desired in the flat plane display industry. Semiconductor material with a high electron mobility is crucial to improve the performance of TFT backplane. In particular, a metal oxide semiconductor-based TFT backplane is considered as a promising candidate to overcome the limitation of silicon-based TFT backplane in terms of mechanical flexibility and electron mobility [1–4]. Although a metal oxide semiconductor-based TFT backplane shows promising properties, the process method with a low-cost process for both large-scale deposition for industrial application is still needed [5].





© The Author(s). 2018 **Open Access** This article is distributed under the terms of the Creative Commons Attribution 4.0 International License (http://creativecommons.org/licenses/by/4.0/), which permits unrestricted use, distribution, and reproduction in any medium, provided you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made.

<sup>\*</sup> Correspondence: xyg@uestc.edu.cn

<sup>&</sup>lt;sup>1</sup>School of Materials and Energy, University of Electronic Science and Technology of China, 2006 Xiyuan Ave, West High-Tech Zone, Chengdu 611731, Sichuan, China

Full list of author information is available at the end of the article

even when milder etchant is used. Even milder etchants cause damage on the surface of a-IGZO nano-film that forms back channel of TFT devices. These damages cause collapse in the stoichiometric molecular composition ratio near the surface of a-IGZO nano-film, leading to the aggravation of uniformity in large-area display and TFT device reliability. To date, conventional sixmask-etch-stopper (CV-ES) process is developed to fabricate a-IGZO-based TFT backplane with etchstopper-layer (ESL) structure [14, 15]. However, this sixmask ES process may lead to a negative economic feasibility. Moreover, this increased number of thin film layers would increase the inter-layer overlap area and result in the increased parasitic capacitance and decreased opening ratio [16–18]. Although five-mask ES process that produces TFT backplane using half-tone and lift-off technology has been reported recently, this process is not accessible for the production of a-IGZO-based TFT backplane, as their active layer surface is still exposed to process chemicals such as stripper and photoresist in the last step, which may cause considerable contamination to a-IGZO, thus reducing the device quality and the production yield [19–21]. Therefore, the industrial production method for a-IGZO-based TFT backplane with highly uniformity and stability remains challenging.

In this paper, we propose a clean five-mask ES process (CL-ES) via introducing ESL for fabrication of a-IGZObased TFT backplane. This newly developed CL-ES process is highly compatible with the existing process for BCE device. This CL-ES process is designed to have the equal masks to that of BCE process, which ensures a negligible loss of productivity of existing AM-LCD TFT backplane FAB. a-IGZO-based backplane produced using CL-ES process deposits gate insulator, IGZO nano-layer, and ES nano-layer sequentially, then forms a new ESL mask through dry-etch method. This could prevent the contamination of a-IGZO nano-layer and their interface from etchant, stripper, and solvent. This newly formed nano-mask helps improve the uniformity and stability of TFT device. Compared to conventional BCE-structured device, a-IGZO-based device with CL-ES structure shows enhanced electrical performances, namely a higher saturation electron mobility, a high opening ratio, and a low power consumption.

#### **Methods/Experimental**

#### Fabrication of a-IGZO-based TFT Backplane

The a-IGZO-based TFT backplane with ES structure fabricated via CL-ES process was as follows (Fig. 1).

Firstly, double layer (Mo/Cu:30 nm/250 nm) was used for gate electrode as it has a reasonably low resistivity. Then, gate insulator, silicon nitride (SiNx)/silicon oxide (SiOx) (300 nm/100 nm), was deposited by plasmaenhanced chemical vapor deposition (PECVD) method. This SiNx film is designed to prevent oxidation of Cu metallizing and diffusion of Cu ion into the gate insulator. Subsequently, a SiOx thin film was deposited. The deposition conditions of PECVD SiOx film were 17-KW RF power, 1000 mTorr pressure, 1:55 SiH<sub>4</sub>/N<sub>2</sub>O gas ratio, and 350 °C temperature. Then, a-IGZO nano-film was deposited to 30 nm using dc rotary magnetron sputter. The target had the diameter of 171 mm while the composition was  $In_2O_3$ :Ga<sub>2</sub>O<sub>3</sub>:ZnO = 1:1:1 mol%. The sputtering parameters for the a-IGZO nano-film were system base pressure of  $5 \sim 9 \times 10^{-7}$  Torr, rf sputtering power of 10 KW, sputtering pressure of 5-mTorr Ar/O<sub>2</sub>



gas mixture (85% Ar-15%  $O_2$ ). The deposition temperature is at room condition. Produced a-IGZO film is annealed at 330 °C for 1 h in clean dry air environment.

Secondly, etch-stopper (ES) nano-layer (SiOx) was deposited using PECVD method. ES nano-layer is simultaneously deposited to prevent contamination in a-IGZO laver. As in BCE process, there is no protective layer for a-IGZO nano-film before S/D electrode patterning process, surface contamination, and damage on a-IGZO nano-film by S/D etchant when forming TFT channel is unavoidable. ES nano-layer in CL-ES process can effectively protect TFT channel from external contamination and damage. The ES nano-layer was deposited to a thickness of 100 nm. The deposition conditions of SiOx thin film were 17-KW RF power, 1000 mTorr pressure, 1:66 SiH<sub>4</sub>/N<sub>2</sub>O gas ratio, and 240 °C temperature. The ES nano-mask produced was etched by dry etching and patterning. During the etching process, CF<sub>4</sub> and O<sub>2</sub> gas were supplied at a rate of 2000 sccm/800 sccm.

Thirdly, Mo/Cu/Mo was also used for S/D electrode. To select S/D electrode of a-IGZO TFT, the work function difference between metal and a-IGZO was considered to form an Ohmic contact and the low-resistivity materials. As described in the etch-stopper process, during the patterning of ES nano-mask, the a-IGZO nanofilms, which are not protected by the etch-stopper layer, are already conducted by being bombarded with  $CF_4$ plasma. Therefore, Ohmic contact is formed naturally with Mo/Cu/Mo [22]. The S/D layers were deposited in the thickness of 30 nm/300 nm/30 nm with the same sputtering conditions as the gate electrode. In addition, multi-thin film layers of Mo/Cu/Mo and a-IGZO were batch etched using "H<sub>2</sub>O<sub>2</sub> based Cu etchant containing a fluoride additive" to complete the S/D electrode. The 30 nm of Mo added on top of Cu was formed to prevent oxidation of Cu surface by passivation film (SiOx) in the next process and to prevent plasma damage of Cu surface, during dry etching for passivation hole formation.

Fourthly, passivation film, divided into two kinds of thin film, was deposited using PECVD method. The first passivation was made of SiOx thin film. The thin film was 250 nm thick. The second passivation constituted of SiNx thin film. The thickness of the thin film was 200 nm.

Fifthly, as the pixel electrode, indium tin oxide (ITO) film, which is most commonly used in the display industry, was utilized. The ITO film was 40 nm thick, and dc sputtering was used for the deposition. Then, the final annealing was carried out in a clean dry air environment at 230 °C for 1 h using a hot air oven. The electrical characteristics of manufactured a-IGZO TFTs were measured using Keysight 4082A Parametric Test System. This process will obtain the same number of masks

Page 3 of 9

(TN product standard: five masks) as the BCE process, which is widely used in mass manufacturing.

For comparison, a-IGZO-based TFT backplane with BCE structure was fabricated via BCE process.

#### Characterization

TFT's I-V measurement was conducted at room temperature using a semiconductor characteristic analyzer. The analyzing condition to evaluate the TFT's stability under negative gate bias temperature illumination stress (NBTIS) was as follows.  $V_{\rm gs}$  and  $V_{\rm ds}$  were respectively fixed at – 30 and 15 V, and the temperature of the substrate was kept at 60 °C. The luminance for NBITS was set at 5000 cd/m<sup>2</sup>. The duration of the stress for evaluation continued for 3600 s [23]. Positive gate bias thermal stress (PBTS) were tested at a  $V_{\rm gs}$  of 30 V and a  $V_{\rm ds}$  of 15 V, and the substrate temperature was set at 60 °C. The duration of the stress for evaluation continued for 3600 s [24].

#### **Results and Discussion**

a-IGZO-based TFT fabricated via CL-ES process shows the same mask number to that of BCE process (Fig. 1). Compared with a-IGZO-based TFT with BCE structure, a-IGZO-based TFT with CL-ES structure shows two advantages: (1) a-IGZO-based backplane produced using CL-ES process deposits gate insulator, a-IGZO nano-layer, and ES nano-layer sequentially, then forms a ESL nanomask through dry-etch method. This newly formed ESL nano-mask with 100 nm can prevent the exposure of a-IGZO nano-film to etchant, stripper, or photoresist. Therefore, the contamination at inter-layer interfaces is effectively prevented [25]. (2) At the same time, a-IGZO nano-film is not protected by ES layer but bombarded by CF<sub>4</sub> plasma during the ESL nano-mask formation, thus becomes a conductor. This naturally forms the Ohmic contact between S/D electrode of following process and a-IGZO semiconductor. For another part, a simultaneous etching of S/D and a-IGZO nano-layer can be one overlay allowance of ESL-(a-IGZO+S/D metallization) layer, which could decrease the two overlay process error of the a-IGZO-ESL and ES-S/D metallization layer in the conventional ESL process (Fig. 2). The overlay number of the a-IGZO, ES, and S/D layer is reduced, which resulted in the decrease in the size of TFT device that lowered the parasitic capacitance. The outcome planar structure is similar to the BCE structure (Fig. 3a, b).

Figure 3 shows the SEM images of a-IGZO-based TFTs with CL-ES structure (Fig. 3a, c) and BCE structure (Fig. 3b, d). From the top view, it is difficult to identify the differences between CL-ES structure and BCE structure (Fig. 3a, b). From the side view, an ES nanolayer can be found between the a-IGZO nano-layer and the S/D electrode layer in CL-ES structure (Fig. 3c).





Meanwhile, a passivation layer can be found on the top of a-IGZO nano-layer in BCE structure (Fig. 3d). In the presented CL-ES process, an a-IGZO nano-layer with a thickness of 30 nm is deposited. Moreover, the damage during wet etching is negligible. For BCE process, a 70-nm a-IGZO nano-layer is deposited, as a-IGZO layer needs compensation for etching loss. The difference between the thicknesses of a-IGZO nano-layers in CL-ES and BCE structures can be observed in the SEM images (Fig. 3c, d).

The I-V characteristics of a-IGZO-based TFT with CL-ES structure and BCE structure are compared (Fig. 4). The saturation electron mobility, threshold voltage, subthreshold voltage swing (SS) value, and more characteristic values are summarized in Table 1. Note that the values summarized in Table 1 are the average number derived from the center and edge of an 8.5 generation glass substrate. The a-IGZO-based TFT with CL-ES structure realizes  $V_{\rm th}$  of – 0.8 V, SS value of 0.18 V/dec, and saturation electron mobility of 8.05 cm<sup>2</sup>/V s. In the a-IGZO-based TFT with BCE structure, the corresponding results are  $V_{\rm th}$  of + 0.5 V, SS value of 0.77 V/dec, and saturation electron mobility of 6.03 cm<sup>2</sup>/V s. Compared to the BCE structure, CL-ES structure shows an improved device performances. However, the on-current characteristic of the a-IGZO-based TFT device with CL-ES structure is lower than that with BCE-structured device. This is due to the fact that TFT channel structures are different in CL-ES and BCE structures. Generally, BCE-structured TFT channel length are the distance between S/D metal electrodes, and the measured channel length in this study is 5 um [21]. In CL-ES structure, electrodes are in contact with the a-IGZO nano-film that is stretched at the side of ESL

Page 5 of 9

| Table  | 1 Comparison of I-V characteristics of a-IGZO-based | TFT |
|--------|-----------------------------------------------------|-----|
| device | with CL-ES structure and BCE structure              |     |

| ltem                                    | Unit    | CL-ES                | BCE                  |
|-----------------------------------------|---------|----------------------|----------------------|
| V <sub>th_Avg</sub>                     | V       | - 0.85               | + 0.50               |
| V <sub>th_Range</sub>                   | V       | 0.72                 | 2.14                 |
| Subthreshold voltage swing              | V/dec.  | 0.18                 | 0.77                 |
| I <sub>on</sub> /I <sub>off</sub> ratio | -       | $3.82 \times 10^{6}$ | $2.62 \times 10^{6}$ |
| Mobility                                | cm²/V s | 8.05                 | 6.03                 |
|                                         |         |                      |                      |

nano-mask. Therefore, the channel length is decided by the distance between the a-IGZOs defined at the etchstopper's sides, but not determined by the distance between the electrodes. The channel length of the present CL-ES-structure device is measured to be 10 um.

As shown in Table 1, the measured values of  $I_{\rm on}/I_{\rm off}$  ratio (~10<sup>6</sup>, see Table 1) are approximately 10 times smaller than the typical value (>10<sup>7</sup>) of a-IGZO-based TFTs. This is because the measuring equipment used here is for the 8.5 generation mass production. Long cables are necessary for these measurements, as the size of the industrial equipment is large. The long cables resulted in an increased measurement noise. In the following reliability testing, smaller-scale measuring equipment is utilized, and the individual TFT devices is used as specimen for measurement. In this way, the measured  $I_{\rm on}/I_{\rm off}$  ratios are all upper 10<sup>7</sup> (see below).

CL-ES process is carefully designed to prevent a-IGZO channel layer being exposed to etchant, photoresist, or stripper. During the process that produces CL-ES process, gate insulator, a-IGZO nano-layer, and ES nano-layer, each inter-layer interface is in contact with



only DI water for cleaning purpose. Hence, the chemical contamination is negligible in insulator layer and a-IGZO nano-layer [25, 26]. However, the BCE process not only exposes channel layer to the chemicals but also involves Cu ion diffusion contamination, as the a-IGZO channel is directly exposed to Cu metal. This is also avoided in device with CL-ES structure. The channel region of the a-IGZO nano-film is well protected by ESL nano-mask. The low chemical contamination in CL-ES process may lead to a low carrier trap density at the interface between a-IGZO nano-layer and insulator layer, resulting in an excellent SS value. This low chemical contamination of a-IGZO-based TFT device via CL-ES process also helps improve the uniformity and reproducibility of a-IGZO TFT, which are highly important in industrial production [27, 28].

Figure 5 shows the measured I-V characteristic of TFTs with CL-ES structure and BCE structure derived from 42 measuring points on an 8.5 generation substrate. a-IGZO-based TFT with CL-ES structure has a  $V_{\rm th}$  range of 0.72 V, while that of BCE-structured device

is 2.14 V (Table 1). In other words, the uniformity of device performance is significantly improved by CL-ES structure.

Figure 6a, b show the I-V characteristic shift of CL-ES-structured device and BCE-structured device obtained in NBTIS testing, respectively. The NBTIS testing results are summarized in Table 2. Under the stress condition described in the Table 2, the  $V_{\rm th}$  shift of CL-ESstructured device and BCE-structured device are - 0.51 and - 3.88 V, respectively. Additionally, the on-current shift, off-current shift, and SS value variance of the CL-ES-structured device are all lower than those of the BCE-structured device (Table 2); this is because a-IGZO-based device with CL-ES-structure can effectively prevent the contamination of a-IGZO and lower carrier trap density of a-IGZO TFT channel. Especially, when looking at the result from first 1000 s of stress, no SS value change is observed in CL-ES-structured device. This phenomenon is comparable to the 0.16 V/dec increase in SS value of BCE-structured device, as it shows that defect sites, which can form carrier traps on the





surface of a-IGZO nano-film constituting CL-ES TFT back channel, are not additionally created by electrical and illumination stress. These results fully prove that CL-ESstructured device is much more stable than BCE-structured device. Figure 6c, d show the I-V curve shift of CL-ES- and BCE-structured TFTs obtained from PBTS testing. The detailed PBTS testing results are summarized in Table 3. Both CL-ES-structured TFT and BCE-structured TFT have decreased in ion current during PBTS evaluation. This is caused by the shift in  $V_{\rm th}$  to the positive direction. During PBTS evaluation, residual ion current ratio [(last ion/initial ion) × 100] of the CL-ES-structured TFT with relatively smaller  $V_{\rm th}$  positive shift (+ 1.94 V) is in the level of 88.2%. When compared to the BCE-structured TFT's residual ion current ratio of 41.3%, CL-ES-structured TFT is significantly superior. This shows the important capacity difference during designing of gate drive on array (GOA) circuit. Different from NBTIS, SS value of CL-ES-structured TFT does not have significant variation (( $\Delta$ SS 0.06 V/dec), or rather decreases ( $\Delta$ SS – 0.86) like as BCE-structured TFT. This is perhaps due to the carriers, accumulate in the inner space and interface between gate insulator and a-IGZO

Table 2 The on-current shift, off-current shift, and subthreshold voltage swing variance values of CL-ES-structured device and BCE-structured device

| BL              | Т     | Bias   | CL-ES                | $\frac{\text{CL-ES}}{V_{\text{g}} \text{ bias} - 30 \text{ V}}$ |                  |            |                      | $\frac{\text{BCE}}{V_{g} \text{ bias} - 30 \text{ V}}$ |                  |            |  |
|-----------------|-------|--------|----------------------|-----------------------------------------------------------------|------------------|------------|----------------------|--------------------------------------------------------|------------------|------------|--|
|                 |       | time   | $V_{g}$ bias – 3     |                                                                 |                  |            |                      |                                                        |                  |            |  |
|                 |       |        | I <sub>on</sub> (uA) | I <sub>off</sub> (pA)                                           | $V_{\rm th}$ (V) | SS (V/dec) | I <sub>on</sub> (uA) | I <sub>off</sub> (pA)                                  | $V_{\rm th}$ (V) | SS (V/dec) |  |
| 0nit            | RT    | 0 s    | 7.50                 | 0.01                                                            | - 0.71           | 0.50       | 8.79                 | 0.21                                                   | 2.34             | 1.69       |  |
| 5000nit         | 60 °C | 1000 s | 7.92                 | 0.12                                                            | - 1.06           | 0.50       | 11.83                | 0.57                                                   | 0.02             | 1.85       |  |
| 5000nit         | 60 °C | 3600 s | 6.99                 | 0.10                                                            | - 1.22           | 0.83       | 15.99                | 6.59                                                   | - 1.54           | 2.11       |  |
| Shift (1 h–0 h) |       | - 0.51 | 0.09                 | - 0.51                                                          | 0.33             | 7.20       | 6.38                 | - 3.88                                                 | 0.42             |            |  |

| Т           | Bias   | CL-ES                | $\frac{\text{CL-ES}}{V_{\text{g}} \text{ bias } + 30 \text{ V}}$ |                  |            |                      | BCE<br>V <sub>g</sub> bias + 30 V |                  |            |  |
|-------------|--------|----------------------|------------------------------------------------------------------|------------------|------------|----------------------|-----------------------------------|------------------|------------|--|
|             | time   | $V_{g}$ bias + 30    |                                                                  |                  |            |                      |                                   |                  |            |  |
|             |        | I <sub>on</sub> (uA) | I <sub>off</sub> (pA)                                            | $V_{\rm th}$ (V) | SS (V/dec) | I <sub>on</sub> (uA) | I <sub>off</sub> (pA)             | $V_{\rm th}$ (V) | SS (V/dec) |  |
| RT          | 0 s    | 8.29                 | 0.10                                                             | - 0.32           | 0.18       | 10.32                | 0.14                              | 1.15             | 1.70       |  |
| 60 °C       | 1000 s | 8.42                 | 0.00                                                             | 0.14             | 0.22       | 5.50                 | 0.20                              | 5.73             | 0.93       |  |
| 60 °C       | 3600 s | 7.32                 | 0.19                                                             | 1.62             | 0.24       | 4.26                 | 0.07                              | 6.73             | 0.84       |  |
| Shift (1 h– | 0 h)   | - 0.97               | 0.09                                                             | 1.94             | 0.06       | - 6.06               | - 0.06                            | 5.58             | - 0.86     |  |

 Table 3 PBTS testing results of CL-ES-structured device and BCE-structured device

nano-film by positive gate bias, filling the carrier trap site at the early stage, causing decrease in carrier trap phenomenon. Moreover, the threshold voltage shift phenomenon occurs by carrier charge trapped near the interface between gate insulator and a-IGZO nano-film. Small threshold voltage shift of CL-ES-structured TFT represents that the interface and the inner space of a-IGZO are remarkably clean. In conclusion, PBTS testing also suggests that CL-ES structure and process lead to a better device reliability.

#### Conclusions

In conclusion, a newly developed CL-ES process has been successfully developed to fabricate a-IGZO-based TFT backplane with five masks for advanced display. The CL-ES process has the advantages of an etch-stopper-layer structure while maintaining the equal number of masks and similar device areas to a BCE process, which overcomes the problem of increased mask number and occupied area in conventional etch-stopper TFT devices. A newly formed ESL nano-mask and a simultaneous etching of a-IGZO nano-layer and S/D electrode nano-layer enable a high uniformity and stability of device for large-area display. In respect of electrical performance, the reproducibility and reliability of device performance of a-IGZO-based TFT with CL-ES structure are much better than that of BCEstructured device. The a-IGZO-based TFT device has a  $V_{\rm th}$ distribution over 42 measuring points TFTs on the 8.5 generation glass substrate of 0.72 V, saturation electron mobility of 8.05 cm<sup>2</sup>/V s, and SS value of 0.18 V/dec. According to reliability evaluation results obtained from NBTIS and PBTS, V<sub>th</sub> variances before and after stress of CL-ES a-IGZO-based TFTs are -0.51 and 1.94 V after 3600 s of stress, respectively. The SS value variances are 0.33 and 0. 06 V/dec. Therefore, by overcoming the technological and economic obstacles, the presented CL-ES technique will pave the way for next-generation high-resolution and large panel display products.

#### Abbreviations

a-IGZO: Amorphous indium-gallium-zinc-oxide; AM-LCD: Active matrix liquid crystal display; BCE: Back channel etch; ESL: Etch-stopper layer; GOA: Gate drive on array; NBTIS: Negative bias temperature illumination stress; PBTS: Positive bias temperature stress; SiNx: Silicon nitride; SiOx: Silicon oxide; SS: Subthreshold swing; TFT: Thin film transistor; TN LCD: Twisted nematic liquid crystal display

#### Acknowledgements

The authors appreciate the Chongqing BOE Optoelectronics (CQ1610-PM-IP-001). Y.X. also acknowledges financial support from the Program for New Century Excellent Talents in University (NCET-12-0098).

#### Funding

This work is supported by Chongqing BOE Optoelectronics (CQ1610-PM-IP-001). Y.X. also acknowledges financial support from the Program for New Century Excellent Talents in University (NCET-12-0098).

#### Availability of Data and Materials

The authors declare that materials and data are promptly available to readers without undue qualifications in material transfer agreements. All data generated or analyzed during this study are included in this article.

#### Authors' Contributions

J-MC and YX conceived and designed the experiments. J-MC, XZ, and FS performed the experiments. J-HK, X-LW, SL, and BY analyzed the data. J-HK and XZ wrote the paper. All authors read and approved the final manuscript.

#### **Competing Interests**

The authors declare that they have no competing interests.

#### **Publisher's Note**

Springer Nature remains neutral with regard to jurisdictional claims in published maps and institutional affiliations.

#### Author details

<sup>1</sup>School of Materials and Energy, University of Electronic Science and Technology of China, 2006 Xiyuan Ave, West High-Tech Zone, Chengdu 611731, Sichuan, China. <sup>2</sup>Chongqing BOE Optoelectronics Technology CO., LTD, Chongqing 400718, China. <sup>3</sup>The 41st Research Institute of CETC, Qingdao 266555, Shandong, China.

#### Received: 8 April 2018 Accepted: 8 May 2018 Published online: 29 May 2018

#### References

- Nakajima Y, Teranishi Y, Kida Y, Maki Y (2006) Ultra-low-power LTPS TFT-LCD technology using a multi-bit pixel memory circuit. J Soc Inf Disp 6:1185–1188
- Lee MH, Wang HW, Chang YW, Wu CH, Ye JH, Su K, Lu SH, Tsai AJ, Pai WT, Huang A, Huang SH (2014) 44.2:512PPI mobile displays with high aperture ratio, slim border, and high color gamut. Sid Symp Dig Tech Pap. 45:631–633
- Ohshima H (2014) Mobile display technologies: past developments, present technologies, and future opportunities. Jpn J Appl Phys 53:03CA01
- Oana Y (2005) Current and future technology of low-temperature poly-Si TFT-LCDs. J SID 9:169–172
- Nathan A, Chaji GR, Ashtiani SJ (2005) Driving schemes for a-Si and LTPS AMOLED displays. J Disp Technol 1:267–277
- Kamiya T, Nomura K, Hosono H (2009) Origins of high mobility and low operation voltage of amorphous oxide TFTs: electronic structure, electron transport, defects and doping. J Disp Technol 5:273–288
- Kamiya T, Nomura K, Hosono H (2010) Present status of amorphous In–Ga–Zn–O thin-film transistors. Sci Technol Adv Mater 11:044305
- Kamiya T, Nomura K, Hosono H (2009) Electronic structure of the amorphous oxide semiconductor a-InGaZnO4–x: Tauc–Lorentz optical model and origins of subgap states. Phys Status Solidi 206:860–867

- Nomura K, Kamiya T, Ohta H, Shimizu K, Hirano M, Hosono H (2008) Relationship between non-localized tail states and carrier transport in amorphous oxide semiconductor, In–Ga–Zn–O. Phys. Status Solidi 205: 1910–1914
- Kamiya T, Nomura K, Hosono H (2011) Subgap states, doping and defect formation energies in amorphous oxide semiconductor a-InGaZnO4 studied by density functional theory. Phys Status Solidi 207:1698–1703
- Ryu SH, Park YC, Mativenga M, Kang DH, Jang J (2012) Amorphous-InGaZnO4 thin-film transistors with damage-free back channel wet-etch process. ECS Solid State Lett 1:17–19
- Um JG, Mativenga M, Geng D, Li X, Jang J (2014) High speed a-A-IGZO TFT-based gate driver by using back channel etched structure. Sid Symp Dig Tech Pap. 45:968–971
- Park YC, Um JG, Mativenga M, Jang J (2015) Modification of electrode-etchant for sidewall profile control and reduced back-channel corrosion of invertedstaggered metal-oxide TFTs. ECS J Solid State Sci Technol. 4:124–129
- Kim M, Jeong JH, Lee HJ, Ahn TK, Shin HS, Park JS, Jeong JK, Mo YG, Kim HD (2007) High mobility bottom gate InGaZnO thin film transistors with SiOx etch stopper. Appl Phys Lett 90:212114–212114
- Tsormpatzoglou A, Hastas NA, Khan S, Hatalis M, Dimitriadis CA (2012) Comparative study of active-over-metal and metalover-active amorphous A-IGZO thin-film transistors with low-frequency noise measurements. IEEE Electron Device Lett. 33:555–557
- Kim B, Ryoo CI, Kim SJ, Bae JU, Seo HS, Kim CD, Han MK (2011) New depletion-mode A-IGZO TFT shift register. IEEE Electron Device Lett. 32:1092–1094
- 17. Lin CL, Chang WY, Hung CC (2013) Compensating pixel circuit driving AMOLED display with a-A-IGZO TFTs. IEEE Electron Device Lett 34:1166–1168
- Kim B, Choi SC, Lee SY, Kuk SH, Jang YH, Kim CD, Han MK (2011) A depletion-mode a-A-IGZO TFT shift register with a single low-voltage-level power signal. IEEE Electron Device Lett. 32:1092–1094
- Yang J, Jung S, Woo C, Lee J, Jun M, Kang I (2015) A novel 5-mask etchstopper pixel structure with a short channel oxide semiconductor TFT. Sid Symp Dig Tech Pap 46:304–307
- Yang JY, Jung SH, Woo CS, Lee JH, Park JH, Jun MC (2014) A short-channel TFT of amorphous In–Ga–Zn–O semiconductor pixel structure with advanced five-mask process. IEEE Electron Device Lett. 35:1043–1045
- Chen JH, Huang TH, Lu IM, Chen PF, Chen DI (2000) Study of 5-mask TFT array process with low cost, high yield and high performance characteristics. Proc SPIE 4079:210–216
- Um JK, Lee SH, Jin SH, Mativenga M, Oh SY, Lee CH, Jang J (2015) High-performance homojunction a-IGZO TFTs with selectively defined low-resistive a-IGZO source/drain electrodes (2015). IEEE Trans. Electron Devices 62:2212–2218
- Um JG, Mativenga M, Migliorato P, Jang J (2012) Increase of interface and bulk density of states in amorphous-indium-gallium-zinc oxide thin-film transistors with negative-bias-under-illumination-stress time. Appl Phys Lett 101:468–1426
- Chowdhury MDH, Migliorato P, Jang J (2011) Time temperature dependence of positive gate bias stress and recovery in amorphous indium-gallium-zincoxide thin-film-transistors. Appl Phys Lett 98:044305
- Mativenga M, Um JK, Kang DH, Mruthyunjaya RK, Chang JH, Heiler GN, Tredwell TJ, Jang J (2012) Edge effects in bottom-gate inverted staggered thin-film transistors. IEEE Trans Electron Devices 59:2501–2506
- Kumomi H, Yaginuma S, Omura H, Goyal A, Sato A, Watanabe M, Shimada M, Kaji N, Takahashi K, Ofuji M, Watanabe T, Itagaki N, Shimizu H, Abe K, Tateishi Y, Yabuta H, Iwasaki T, Hayashi R, Aiba T, Sano M (2009) Materials, devices, and circuits of transparent amorphous-oxide semiconductor. J Disp Technol 5:531–540
- Chowdhury MDH, Um JG, Jang J (2014) Remarkable changes in interface O vacancy and metal-oxide bonds in amorphous indium-gallium-zinc-oxide thin-film transistors by long time annealing at 250°C. Appl Phys Lett 105:2945
- Ochi M, Morita S, Takanashi Y, Tao H (2015) Electrical characterization of BCE-TFTs with a-IGZTO oxide semiconductor compatible with Cu and Al interconnections. Sid Symp Dig Tech Pap. 46:853–856

## Submit your manuscript to a SpringerOpen<sup>®</sup> journal and benefit from:

- Convenient online submission
- Rigorous peer review
- Open access: articles freely available online
- High visibility within the field
- Retaining the copyright to your article

#### Submit your next manuscript at > springeropen.com