### NANO EXPRESS

**Open Access** 

# Ultradense and planarized antireflective vertical silicon nanowire array using a bottom-up technique

Ludovic Dupré<sup>1\*</sup>, Thérèse Gorisse<sup>1,2</sup>, Angélique Letrouit Lebranchu<sup>3</sup>, Thomas Bernardin<sup>1</sup>, Pascal Gentile<sup>1</sup>, Hubert Renevier<sup>4</sup> and Denis Buttard<sup>1,5</sup>

#### Abstract

The production and characterization of ultradense, planarized, and organized silicon nanowire arrays with good crystalline and optical properties are reported. First, alumina templates are used to grow silicon nanowires whose height, diameter, and density are easily controlled by adjusting the structural parameters of the template. Then, post-processing using standard microelectronic techniques enables the production of high-density silicon nanowire matrices featuring a remarkably flat overall surface. Different geometries are then possible for various applications. Structural analysis using synchrotron X-ray diffraction reveals the good crystallinity of the nanowires and their long-range periodicity resulting from their high-density organization. Transmission electron microscopy also shows that the nanowires can grow on nonpreferential substrate, enabling the use of this technique with universal substrates. The good geometry control of the array also results in a strong optical absorption which is interesting for their use in nanowire-based optical sensors or similar devices.

**Keywords:** Silicon nanowires, Vapor–liquid-solid, High density, Nanoporous alumina, Universal substrate, Light trapping

#### Background

Semiconductor nanowires are now widely implemented as active elements in devices for various applications such as energy harvesting [1,2], microelectronics [3], or sensors [4,5]. In order to achieve high performances, high densities of nanowires are required to increase efficiency or sensitivity of devices [6,7]. In this purpose, top-down etching of a semiconductor wafer is the most commonly used technique [7-9]. However, the requirement of a bulk wafer prevents the realization of costeffective devices. Some groups therefore choose to use bottom-up techniques and produce nanowires using catalytic processes such as chemical vapor deposition (CVD) [10-12], allowing the growth of nanowires on noncrystalline substrates [13,14]. However, the production of high-density arrays of aligned nanowires is challenging with this technique because it requires a control

Full list of author information is available at the end of the article



of the density and localization of the metallic catalyst seeds. Furthermore, if the substrate is not oriented in the preferential growth direction, it is impossible to achieve arrays with aligned nanowires because of their random orientations on the substrate. Various solutions are investigated to create high-density networks of nanowires using a bottom-up approach. For instance, dense networks of gold droplets can be realized by dewetting a thin layer of gold deposited on the surface of a substrate [15], but the density is not as high as with top-down techniques, and the size of the catalyst particles is hardly controlled. Another interesting solution is to lithographically pattern a substrate with catalyst particles [16,17], which is time and money consuming in the case of e-beam lithography to achieve nanoscale dimensions.

We describe a new bottom-up method to produce silicon nanowire arrays which present a very high density and height homogeneity. Nanowires are grown by goldcatalyzed CVD in the vapor–liquid-solid (VLS) mode using an anodic aluminum oxide (AAO) membrane with

© 2013 Dupré et al.; licensee Springer. This is an Open Access article distributed under the terms of the Creative Commons Attribution License (http://creativecommons.org/licenses/by/2.0), which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

<sup>\*</sup> Correspondence: ludovic.dupre@cea.fr

<sup>&</sup>lt;sup>1</sup>SiNaPS Laboratory SP2M, UMR-E CEA/UJF-Grenoble 1, CEA/INAC, 17 Avenue des Martyrs, Grenoble 38054, France

cylindrical nanopores as growth template. This guided nanowire growth is used to create arrays of vertically aligned nanowires with densities up to  $10^{10}$  cm<sup>-2</sup> on substrates oriented in another direction than the preferential one [18,19]. It is usually admitted that in this case, growth has to be stopped before the nanowires reach the surface of the AAO template. It indeed prevents any structural anomalies such as kinks and increases of the nanowires' diameter due to the catalyst getting out of the template. This leads to a difficult control and inhomogeneities in the length of the nanowires depending on the size of the initial gold catalyst. However, a planarized silicon nanowire matrix is of great interest to achieve reproducible and homogeneous top contacts or structural processing [12]. In this paper, we show that a combination of ultrasonic agitation, gold-chemical etching, and silicon plasma etching enables the achievement of high-density arrays of silicon nanowires with a very good length control and homogeneity on a silicon substrate. The nanowires have a good crystalline quality, and the array features good antireflective properties that could be useful for their implementations in devices such as detectors.

#### Methods

AAO growth templates are produced by electrochemical anodization of a thin film of aluminum deposited by plasma vapor deposition on a (100)-oriented silicon substrate. Before deposition, silicon substrates are cleaned using acetone and isopropyl alcohol (IPA). Native oxide is removed in 1% hydrofluoric acid (HF) to ensure a good electrical contact between the silicon substrate and the aluminum thin film, providing a better homogeneity during the anodization process. The initial thickness of the aluminum film has to be carefully chosen because it will determine the future length of the nanowires. Indeed, assuming the dilatation coefficient between aluminum and alumina, a = 1.52, the final thickness of the AAO growth template can be calculated. In our case, typical aluminum thickness available is between 1 and 10 µm leading to an alumina up to 15 µm thick. Anodization is carried out in a homemade electrochemical cell using an electrochemically active acid such as oxalic acid  $(C_2H_2O_4)$ . The periodicity of the nanopore array is adjusted by controlling the anodization voltage and changing the acid. It can be tuned from around 30 up to 400 nm (Figure 1a) by adjusting the voltage in the range of 10 to 200 V. To achieve a good organization of the AAO template, a double anodization process [20] can be used. The nanopores are then arranged hexagonally following the aluminum grains. Nanoimprint techniques can also be used to produce perfectly hexagonal arrays of nanopores without any perturbations from the initial structure of the aluminum film [21]. Once AAO formation is achieved, the remaining barrier layer of alumina at the bottom of the pores is removed by wet chemical etching in a solution of phosphoric acid  $(H_3PO_4)$  at 30°C (7 wt.%). This etching step also allows the control of the nanopores diameter by enlarging them (Figure 1b). Gold catalyst is then deposited at the bottom of each pore using electrodeposition. A current flow is applied between the substrate and an aqueous solution of gold (III) chloride (AuCl<sub>3</sub>) containing Au<sup>3+</sup> ions. According to the electrochemical half reaction (Equation 1), gold is deposited at the bottom of the pores on the silicon substrate. Insulating properties of alumina prevent any gold deposition on the AAO template. Native silicon oxide can also interfere with gold deposition in the nanopores by blocking the electron flow from the substrate to the electrolyte. A deoxidation using vapor HF etching is therefore undertaken before catalyst deposition to remove any traces of native oxide at the



bottom of every pores of the template, thus improving gold deposition yield.

$$Au_{aq}^{3+} + 3e^{-} \rightarrow Au_s \tag{1}$$

Subsequently, silicon nanowire growth is performed in a commercial hot-wall low-pressure CVD reactor. A flux of 50 sccm of silane (SiH<sub>4</sub>) carried by 1,400 sccm of hydrogen  $(H_2)$  is injected at 580°C under a pressure of 3 Torr. It is known that these experimental conditions allow the diffusion of silane towards the bottom of the pores [19,22], therefore enabling nanowires' growth. Addition of gaseous hydrogen chloride during growth [23] is crucial because it prevents the gold catalyst from diffusing on alumina and escaping from the nanopores, which would lead to the growth of silicon nanowires on the top of the AAO template in an uncontrolled way. Growth is carried out for 25 to 35 min depending on the AAO thickness, long enough to let the wires grow out of the template. After growth, the samples are therefore constituted of a silicon substrate with an AAO template filled with silicon nanowires. The nanowires, which grew out of the template, present neither organization nor constant diameter as can be seen on the scanning electron microscope (SEM) picture of Figure 2a. Indeed, when nanowires reach the surface of the AAO, growth conditions change abruptly leading to kinks in their growth direction. Besides, the density of circular nanopores is so high that the catalyst droplets of two or more adjacent nanowires are close enough to merge and form a bigger single droplet, leading to the growth of a larger diameter nanowire. To remove these unorganized outer nanowires, samples are sonicated for 1 min in IPA. Ultrasonic vibrations break the nanowires close to their interface with the AAO template. The surface of the nanowire array turns clean, and the only remaining structures coming out of the AAO are a few nanometers of silicon nanowires (Figure 2b). After this step, we also notice the presence of nanowires which just reached the surface of the AAO and did not grow out of it. Their catalyst droplets are at the interface with free space, sometimes merging with other ones to produce the larger diameter nanowires noticed in Figure 2a. To further clean and planarize the nanowire array, the remaining gold is removed by chemical etching for 2 min in an I-KI solution. An inductively coupled plasma (ICP) of  $SF_6$  and Ar is used to physically etch the exceeding silicon and separate the nanowires which began to merge. After this step, nanowires are all individualized and come up to the AAO surface (Figure 2c). The growth template is eventually etched in HF (1% aqueous solution) to free the silicon nanowire array (Figure 2d). Figure 2e shows that nanowires are well individualized with a diameter of around 70 nm following a sharp distribution. The increased roughness and conical shape at the bottom of the nanowires is reflecting the shape of the nanopores close to the interface with the substrate (Figure 2f).

Structural characterizations were carried out using a Zeiss Ultra 55 SEM (Carl Zeiss, Inc., Oberkochen, Germany) and a Jeol 3010 transmission electron microscope (TEM, JEOL Ltd., Akishima-shi, Japan). Grazing incidence X-ray diffraction (GIXD) was performed at the BM2-D2AM beamline of the European Synchrotron Radiation Facility (ESRF), Grenoble, France. Reflectivity measurements were carried out with a homemade optical setup.

#### **Results and discussion**

SEM pictures of Figure 2 clearly show the very high density of individualized nanowires. Based on the number of nanowires counted on SEM images, we estimate the density to around  $8 \times 10^9$  nanowires cm<sup>-2</sup> for a sample in which growth template was made at 40 V. It is also clear that nanowires were guided in the nanopores during their growth as revealed by the roughness of their surface: the morphology of the nanopores' sidewalls was transferred to the growing nanowires which were thoroughly filling them (Figure 2e,f). The combination of standard microelectronics processes with the confined VLS growth of silicon nanowires therefore enabled the production of arrays of nanowires presenting similar features than with top-down techniques: their density is very high and every single nanowire is well individualized.

GIXD on these high-density silicon nanowire arrays was performed in the light of synchrotron radiation at an energy E = 10.8 keV ( $\lambda = 0.1148$  nm) in order to verify the nanowire crystalline quality and orientation. Figure 3 displays a  $\theta$ -2 $\theta$  diffraction pattern acquired near the (-440) reflection of the silicon substrate at q =5.657 nm<sup>-1</sup>, with q as the scattering vector defined by q = $4\pi \sin(\theta)/\lambda$ . Diffraction experiments were carried out using the GIXD geometry to avoid complete overload of the signal by the substrate [24]. Two peaks are clearly visible in Figure 3, revealing the contribution of the substrate at  $q \approx 5.657$  nm<sup>-1</sup> and one of the nanowires at a lower q. The presence of a nanowire peak ensures that the observed nanowires are crystalline and oriented in the same crystallographic direction than the substrate. Thus, the diffracting nanowires are in epitaxy with the substrate, and their crystallographic growth direction is [100] instead of the usual [111] direction. The confined growth therefore leads to silicon nanowires oriented in a different crystallographic direction than their preferential one without affecting their crystalline quality. The fit of the GIXD pattern by Pearson VII phenomenological functions shows the presence of multiple satellite peaks on both sides of the nanowires' contribution. The presence of these satellites is due to the constant diameter of the



the Si (100) substrate and geometry of (**e**).



nanowires within the array. Based on the angular distance  $\Delta \omega$  between the satellites and the nanowires peak [25,26], it is possible to compute the diameter *D* of the nanowires using Equation 2.

$$D = \frac{n.\lambda.\cos(\theta)}{\Delta\omega.\sin(2\theta)} \tag{2}$$

with *n* as the order of the satellite peak,  $\lambda$  as the X-ray beam wavelength, and  $\theta$  as the Bragg angle. The calculated diameter is *D* = 69 nm which is consistent with the measurements made on SEM pictures at the scale of a few nanowires such as Figure 2e. However, the dimensions extracted from the results of X-ray diffraction are averaged on the whole sample and are then giving evidence that the array is homogeneous on the full sample. The GIXD measurements also highlight the presence of a

mechanical strain in the diffracting nanowires revealed by the difference in the scattering vector of the nanowire and substrate peaks. The lattice parameter mismatch expressed as  $\Delta a/a = (a_{\rm SiNWs}-a_{\rm Sub}) / a_{\rm Sub}$  can indeed be related to the shift of the scattering vector using Bragg's law  $2d\sin(\theta) = m\lambda$  and the definition of the scattering vector q:

$$\frac{\Delta a}{a} = \frac{q_{Substrate} - q_{NWs}}{q_{NWs}} \tag{3}$$

Since the nanowires' diffraction peak appears at a lower scattering vector than the substrate one, the silicon lattice parameter is slightly dilated in the nanowires compared to bulk silicon. The calculated strain using Equation 3 is  $\Delta a/a = 1.9 \times 10^{-3}$  which is one order of magnitude greater than for gold-catalyzed silicon nanowires which grew freely [24]. This increased strain could be explained by the forced growth in the nonpreferential [100] crystallographic direction or by the effects at the interface between the growing nanowires and their Al<sub>2</sub>O<sub>3</sub> growth template, but this still needs further investigation.

Structural investigations were also carried out using TEM on eight different single nanowires taken from two samples. Figure 4a displays a TEM image of a whole nanowire, while Figure 4b shows a high-resolution picture of the nanowire revealing its silicon lattice. No defects were detected in the crystalline matrix of any of the observed nanowires which give evidence of their very good crystallinity. Fast Fourier transform (FFT) of TEM pictures (inset of Figure 4b) of all observed nanowires show that the (111) planes of silicon are oriented perpendicular to the growth axis. The observed nanowires therefore grew along the [111] direction, which is different from the ones characterized by GIXD and from the substrate orientation (100). In this case,





there is no epitaxial relation between the nanowires and their substrate. The monocrystalline quality of the observed [111] nanowires in spite of their nonepitaxial growth is an important feature for the possible future use of this technique on noncrystalline substrates such as stainless steel or glass. It ensures that semiconductor nanowires can be grown on universal substrates with a very good crystalline quality. We also notice on the TEM pictures that the nanowires' surface presents lowcontrast clusters. Energy dispersive X-ray microanalysis of these areas did not allow any detection of contamination materials such as aluminum (unshown results). This feature could be actually caused by topography effects due to the roughness of the nanowires' surface as described in Figure 2e.

Two types of nanowires therefore grew in the AAO template, one in epitaxy with the (100) substrate and another one with no crystalline relation with it, each type being clearly detected with a separate technique. Using SEM pictures such as the one of Figure 2e, it is not possible to visually differentiate between the two types of wires since they are all well individualized and fully guided in the nanopores. The most likely cause for the nonepitaxial nanowire growth is a partial deoxidation of the silicon substrate during the vapor HF step before catalyst electrodeposition. If the silicon surface at the bottom of a pore is only partially deoxidized, the remaining native oxide would disturb the initial growth steps by screening the substrate and therefore preventing a good epitaxy. This effect is known and described in the case of copper electrodeposition in nanoporous alumina [27]. In the opposite case of a thorough deoxidation of the nanopore, the resulting nanowires would grow in epitaxy with the silicon substrate.

The reflectivity of the ultradense silicon nanowire arrays was also characterized to verify the effectiveness of light trapping in the structure as predicted by simulations [28,29]. Reflectivity measurement on a 5-µm-long silicon nanowire array is presented in Figure 5 and shows a strong difference compared to bulk silicon. Reflectivity is indeed reduced from 45 to around 5%, revealing a strong absorption of light by the nanostructured surface of the sample. It is interesting to notice that even if the nanowires are not as perfectly ordered as in simulations or with lithographically patterned top-down arrays, light absorption is still greatly improved close to 1. This enhanced optical property combined with the very high density of nanowires on the samples is very promising towards the future use of this kind of nanowire arrays as detectors or photovoltaic devices.

#### Conclusions

Silicon nanowire arrays were produced presenting topdown features but using a bottom-up CVD process. A very high density was reached with a planarized overall surface and long-range periodicity leading to interesting optical behavior such as an increased light absorption. Silicon nanowires are monocrystalline and grew on a nonpreferential (100) silicon substrate, opening the way to the use of this technique on noncrystalline universal substrates such as glass or metals.

#### **Competing interests**

The authors declare that they have no competing interests.

#### Authors' contributions

LD wrote the paper, performed scanning electron microscopy, and optical measurements. LD, TG, and TB developed and characterized the alumina template. LD and PG grew the nanowires. LD, TG, HR, and DB carried out the diffraction experiments. AL made the transmission electron microscope pictures and analysis. All authors read and approved the final manuscript.

#### Acknowledgments

The authors would like to thank Marc Zelsmann for his help in the deposition of thick aluminum. Special thanks go to the BM2-D2AM beamline staff of ESRF for their technical support. This work was financially supported by the French Ministère de la Défense-Direction Générale de l'Armement and by the Region Rhône-Alpes Scientific Research Department via Clusters de Micro et Nanotechnologies.

#### Author details

<sup>1</sup>SiNaPS Laboratory SP2M, UMR-E CEA/UJF-Grenoble 1, CEA/INAC, 17 Avenue des Martyrs, Grenoble 38054, France. <sup>2</sup>CNRS/LTM, 17 Avenue des Martyrs, Grenoble 38054, France. <sup>3</sup>CEA/INAC/SP2M/Lemma, 17 Avenue des Martyrs, Grenoble 38054, France. <sup>4</sup>LMGP, Grenoble INP-Minatec, 3 Parvis Louis Néel, Grenoble 38016, France. <sup>5</sup>UJF/IUT-1, 17 Quai Claude Bernard, Grenoble 38000, France.

#### Received: 11 January 2013 Accepted: 27 February 2013 Published: 9 March 2013

#### References

 Tian B, Zheng X, Kempa TJ, Fang Y, Yu N, Yu G, Huang J, Lieber CM: Coaxial silicon nanowires as solar cells and nanoelectronic power sources. *Nature* 2007, 449:885–889.

- Hochbaum Al, Chen R, Delgado RD, Liang W, Garnett EC, Najarian M, Majumdar A, Yang P: Enhanced thermoelectric performance of rough silicon nanowires. *Nature* 2008, 451:163.
- 3. Goldberger J, Hochbaum AI, Fan R, Yang P: Silicon vertically integrated nanowire field effect transistors. *Nano Lett* 2006, **6**(5):973.
- Kim DR, Lee CH, Zheng X: Probing flow velocity with silicon nanowire sensors. Nano Lett 2009, 9(5):1984–1988.
- Talin AA, Hunter LL, Léonard F, Rokad B: Large area, dense silicon nanowire array chemical sensors. *Appl Phys Lett* 2006, 89:153102.
- Kelzenberg MD, Putnam MC, Turner-Evans DB, Lewis NS, Atwater HA: Predicted efficiency of Si wire array solar cells. In Proceedings of the 34th IEEE Photovoltaic Specialists Conference: June 7–12 2009. Philadelphia: Piscataway: IEEE; 2009:001948–001953.
- In HJ, Field CR, Pehrsson PE: Periodically porous top electrodes on vertical nanowire arrays for highly sensitive gas detection. *Nanotechnology* 2011, 22:355501.
- Hsu C-M, Connor ST, Tang MX, Cui Y: Wafer-scale silicon nanopillars and nanocones by langmuir-blodgett assembly and etching. *Appl Phys Lett* 2008, 93:133109.
- Peng K, Hu J, Yan Y, Wu Y, Fang H, Xu Y, Lee SST, Zhu J: Fabrication of single-crystalline silicon nanowires by scratching a silicon surface with catalytic metal particles. *Adv Func Mater* 2006, 16:387–394.
- Wagner RS, Ellis WC: Vapor-liquid-solid mechanism of single crystal growth. Appl Phys Lett 1964, 4(5):89–90.
- Hoffman S, Ducati C, Neill RJ, Piscanec S, Ferrari AC, Geng J, Dunin-Borkowski RE, Robertson J: Gold catalyzed growth of silicon nanowires by plasma enhanced chemical vapour deposition. J Appl Phys 2003, 94(9):6005–6012.
- 12. Chia ACE, LaPierre RR: **Contact planarization of ensemble nanowires**. *Nanotechnology* 2011, **22**:245304.
- Chakrapani V, Rusli F, Filler MA, Kohl PA: Silicon nanowire anode: improved battery life with capacity-limited cycling. J Power Sources 2012, 205:433–438.
- Xie X, Zeng X, Yang P, Wang C, Wang Q: In situ formation of indium catalysts to synthesize crystalline silicon nanowires on flexible stainless steel substrates by PECVD. J Cryst Growth 2012, 347:7–10.
- Muller CM, Mornaghini FCF, Spolenak R: Ordered arrays of faceted gold nanoparticles obtained by dewetting and nanosphere lithography. Nanotechnology 2008, 19:485306.
- Kayes BM, Filler MA, Putnam MC, Kelzenberg MD, Lewis NS, Atwater HA: Growth of vertically aligned Si wire arrays over large areas with Au and Cu catalysts. *Appl Phys Lett* 2007, 91:103110.
- Kendrick CE, Yoon HP, Yuwen YA, Barber GD, Shen H, Mallouk TE, Dickey EC, Mayer TS, Redwing JM: Radial junction silicon wire array solar cells fabricated by gold-catalyzed vapor–liquid–solid growth. *Appl Phys Lett* 2010, 97:143108.
- Shimizu T, Xie T, Nishikawa J, Shingubara S, Senz S, Gösele U: Synthesis of vertical high-density epitaxial Si(100) nanowire arrays on a Si(100) substrate using an anodic aluminum oxide template. *Adv Mater* 2007, 19:917–920.
- Buttard D, David T, Gentile P, Den Hertog M, Baron T, Ferret P, Rouvière JL: A new architecture for self-organized silicon nanowire growth integrated on a <100> silicon substrate. *Phys Stat Sol (a)* 2008, 205(7):1606–1614.
- Masuda H, Satoh M: Fabrication of gold nanodot array using anodic porous alumina as an evaporation mask. Jpn J Appl Phys 1996, 35:L126–L129.
- 21. Kustandi TS, Loh WW, Gao H, Low HY: Wafer-scale near-perfect ordered porous alumina on substrates by step and ash imprint lithography. ACS Nano 2010, 4(5):2561–2568.
- 22. Lew K-K, Redwing JM: Growth characteristic of silicon nanowires synthesized by vapour-liquid–solid growth in nanoporous alumina templates. *J Cryst Growth* 2003, **254**:14–22.
- Gentile P, Solanki A, Pauc N, Oehler F, Salem B, Rosaz G, Baron T, den Hertog M, Calvo V: Effect of HCl on the doping and shape control of silicon nanowires. *Nanotechnology* 2012, 23:215702.
- Buttard D, Gentile P, Renevier H: Grazing incidence X-ray diffraction investigation of strains in silicon nanowires obtained by gold catalytic growth. Surf Sci 2011, 605:570–576.
- Tapfer L, La Rocca GC, Lage H, Brandt O, Heitmann D, Ploog K: X-ray diffraction study of corrugated semiconductor surfaces, quantum wires and quantum boxes. *Appl Surf Sci* 1992, 60/61:517–521.

- Gailhanou M, Baumbach T, Marti U, Silva PC, Reinhart FK, Ilegems M: X-ray diffraction reciprocal space mapping of GaAs surface grating. *Appl Phys Lett* 1993, 62(14):1623–1625.
- 27. Descarpentries J, Buttard D, Dupré L, Gorisse T: **Highly conformal** deposition of copper nanocylinders uniformly electrodeposited in nanoporous alumina template for ordered catalytic applications. *Micro Nano Lett* 2012, **7**(12):1241–1245.
- Hu L, Chen G: Analysis of optical absorption in silicon nanowire arrays for photovoltaic applications. Nano Lett 2007, 7(11):3249–3252.
- Lin C, Povinelli ML: Optical absorption enhancement in silicon nanowire arrays with a large lattice constant for photovoltaic applications. *Opt Express* 2009, 17(22):19371–19381.

#### doi:10.1186/1556-276X-8-123

**Cite this article as:** Dupré *et al.*: **Ultradense and planarized antireflective vertical silicon nanowire array using a bottom-up technique.** *Nanoscale Research Letters* 2013 **8**:123.

## Submit your manuscript to a SpringerOpen<sup>®</sup> journal and benefit from:

- Convenient online submission
- Rigorous peer review
- Immediate publication on acceptance
- Open access: articles freely available online
- ► High visibility within the field
- Retaining the copyright to your article

Submit your next manuscript at > springeropen.com