natureresearch # **OPEN** # State dependence and temporal evolution of resistance in projected phase change memory Benedikt Kersting 'Servation 'Valadimir Ovuka¹, Vara Prasad Jonnalagadda¹, Marilyne Sousa¹, Valeria Bragaglia¹, Syed Ghazi Sarwat¹, Manuel Le Gallo 'Amartin Salinga 'Servation 'Servat Phase change memory (PCM) is being actively explored for in-memory computing and neuromorphic systems. The ability of a PCM device to store a continuum of resistance values can be exploited to realize arithmetic operations such as matrix-vector multiplications or to realize the synaptic efficacy in neural networks. However, the resistance variations arising from structural relaxation, 1/f noise, and changes in ambient temperature pose a key challenge. The recently proposed projected PCM concept helps to mitigate these resistance variations by decoupling the physical mechanism of resistance storage from the information-retrieval process. Even though the device concept has been proven successfully, a comprehensive understanding of the device behavior is still lacking. Here, we develop a device model that captures two key attributes, namely, resistance drift and the state dependence of resistance. The former refers to the temporal evolution of resistance, while the latter refers to the dependence of the device resistance on the phase configuration of the phase change material. The study provides significant insights into the role of interfacial resistance in these devices. The model is experimentally validated on projected PCM devices based on antimony and a metal nitride fabricated in a lateral device geometry and is also used to provide guidelines for material selection and device engineering. In recent years, phase change memory (PCM) has emerged as the most mature resistive memory technology<sup>1,2</sup>. Besides information storage, PCM can be used for performing computational tasks. For these applications, the devices that can be programmed to arbitrary resistance/conductance states are arranged in a crossbar architecture. By exploiting Ohm's law and Kirchhoff's current summation rule, vector-matrix multiplications can be performed in the analog domain at potential O(1) time complexity. This computational scheme has been shown to accelerate for example linear solvers<sup>3</sup>, compressed sensing and image processing<sup>4</sup>. In the field of neuromorphic computing, training and inference of classical deep neural networks based on PCM has been demonstrated<sup>5–7</sup> as well as potential applications in spiking neural networks<sup>8–10</sup>. In PCM devices, a nanoscopic volume of phase change material is switched via Joule heating between two structural phases (amorphous and crystalline) of contrasting electrical properties at the nanosecond timescale. The device resistance increases monotonically with increasing amounts of material that is brought to the amorphous state. While, in theory, this should enable reliable data storage across several multi-level states, a few challenges that are inherent to the amorphous state arise. These include resistance drift<sup>11,12</sup> and electrical read noise, such as the 1/f and random telegraph noise<sup>13–15</sup> which induce temporal variations in the device resistance. The atomic configuration of the non-equilibrium amorphous reset state created by melt-quenching relaxes structurally towards the meta-stable super-cooled liquid state<sup>16–18</sup>. This structural relaxation causes a drift of resistance which can be described by the expression, $R = R_0 * (t/t_0)^{\nu_R}$ , where R is the instantaneous device resistance at time t, $R_0$ is the resistance at time t<sub>0</sub> after the creation of the reset state, and $\nu_R$ is the drift coefficient. These inherent device non-idealities limit the multi-level storage capability of PCM. A device that is less prone to drift and read noise can significantly improve the device performance for the afore-mentioned applications. Existing approaches to minimize these undesired traits include both materials <sup>1</sup>IBM Research – Zurich, Säumerstrasse 4, 8803, Rüschlikon, Switzerland. <sup>2</sup>Institut für Materialphysik; Westfälische Wilhelms-Universität Münster, Wilhelm-Klemm-Straße 10, 48149, Münster, Germany. <sup>™</sup>e-mail: bke@zurich.ibm.com; ase@zurich.ibm.com engineering and device engineering solutions. Among the latter, a promising approach is the concept of projected PCM<sup>19–21</sup>. This concept decouples the device readout from the unstable electrical properties of the amorphous phase. For this purpose, an electrically conducting material, called the projection layer, is placed in parallel to the phase change material. The sheet resistance of the projection layer is chosen to lie between the sheet resistance of the crystalline and the amorphous states of the phase change material. In a projected memory device, the majority of read current bypasses the amorphized volume in the device and flows in the projection layer instead. Hence the resulting device resistance can be viewed as a projection of the length of the amorphous region onto the projection layer. Projected PCM devices have been shown to significantly reduce resistance drift and 1/f noise, by at least an order of magnitude, thereby enabling arithmetic operations with high precision<sup>22</sup>. While these desired characteristics have been demonstrated through proof-of-concept memory devices, a comprehensive understanding of the device behavior is still lacking. In particular, there is a need for device models that can describe the resistance drift and the state-dependence of the resistance corresponding to the different reset states. Such models are crucial to both better understanding and building better performing projected PCM devices. In this article, a comprehensive device model is developed to capture the behavior of the memory device for any arbitrary device state. Here device state refers to the phase configuration of the phase change material i.e. the amount of crystalline and amorphous volume in the device. We identify the interface resistance between the phase change material and projection layer as a decisive parameter. It hinders the current flow into the projection layer and thus determines the fraction of read current that bypasses the amorphous volume. Thus, it defines how effectively the projection works. Dependent on the interface resistance, key device metrics are studied. Both drift characteristics and state-dependence of the device resistance are influenced by the interface resistance and show pronounced differences with respect to an unprojected device. State-dependence refers to the change of device resistance with the size of the amorphous volume created in the device. The model is experimentally validated on nanoscale PCM devices based on pure antimony, both with and without the projection layer. The proposed modeling framework is finally extended to identify guidelines for materials selection to optimize projected PCM device characteristics. #### **Device Model** A device model for a projected PCM device with a symmetric, lateral device geometry (line-cell) is developed. It is assumed that during RESET the amorphous regions are created close to the center of the device (illustrated in Fig. 1a). This has been reported for lateral device structures from both, FEM simulations, as well as TEM studies $^{19,23,24}$ . Minor shifts from the center of the confined device region can occur due to thermoelectric effects, but such shifts typically remain within the confined region of the device $^{23,25}$ . An equivalent electrical circuit of this device during the low-field read operation can be described as a network of resistors, corresponding to the resistances of the crystalline and the amorphous region ( $R_{\rm cryst} & R_{\rm amo}$ ) in the device, and the projection layer resistors in parallel to them ( $R_{\rm proj,c} & R_{\rm proj,a}$ ). These resistors will be determined by the material's sheet resistances, the device length ( $L_{\rm line}$ ) and width (w) and the length of the amorphous region ( $L_{\rm amo}$ ) in the device as given by, $$R_{cryst} = R_{s,cryst} * (L_{line} - L_{amo})/w/2$$ (1) $$R_{proj,c} = R_{s,proj} * (L_{line} - L_{amo})/w/2$$ (2) $$R_{amo} = R_{s,amo} * L_{amo}/w \tag{3}$$ $$R_{proj,a} = R_{s,proj} * L_{amo}/w (4)$$ Here, $R_{s,cyst}$ denotes the sheet resistance of the crystalline phase change material, $R_{s,amo}$ the sheet resistance of the melt-quenched amorphous phase change material, and $R_{s,proj}$ the sheet resistance of the projection material. Additional circuit elements are the contact resistances of the metal electrodes to the projection and phase change material and the interface resistance between the phase change material and projection layer. These resistors may be non-negligible if a Schottky barrier forms at the material interface or simply if the contact is confined to nanoscopic dimensions smaller than the transfer length<sup>26</sup>. The transfer of current from one material to another is not spread evenly along the contact length, but mainly confined to the transfer length, which is defined by the contact resistivity and sheet resistance. The formation of a Schottky barrier has been reported for example at the interface between amorphous $Ge_2Sb_2Te_5$ and $TiN^{27}$ . Based on these resistance values, it is possible to determine the overall resistance of the device (see Supplementary Note 1). To gain insights into the state dependence and temporal evolution of the device resistance we employ the device model. We compare the two most extreme scenarios of zero and infinite interface resistance. The material parameters assumed for this calculation are shown in Table 1. The resistance values were chosen such that the typical requirements for CMOS integration in large scale crossbars are satisfied. For these purposes, the device SET resistance should be on the order of several tens of $k\Omega$ and the maximum reset resistances close to 1 $k\Omega$ 0 or larger in order to minimize the 'IR' voltage drop on the interconnects which would reduce the computational precision when performing in-memory analog computing<sup>28</sup>. Here, the contact resistances to the metal electrodes are disregarded in order to focus on the effect of the interface resistance between phase change material and projection layer. The contact resistances will be included in the next section for the experimental validation of the model. The drift coefficient associated with the amorphous phase change material, $\nu_{\rm R}$ , is assumed to be 0.1. **Figure 1.** The device model and the role of interface resistance: (a) Sketch of a projected line-cell in cross sectional view. The equivalent circuit model of the device is depicted as a resistor network overlaying the sketch. (b) Top: For the scenario of a zero-interface resistance, the projection current mostly bypasses the amorphous region. Bottom: If the interface resistance is infinite the projection current bypasses the entire phase change layer (c) The reset resistance as a function of the amorphous fraction as predicted by the model for the two extreme cases of zero and infinite interface resistance. (d) The temporal evolution of resistance for different reset states as predicted by the model. (e) The effective drift coefficient of the device 1 s after RESET. | $R_{s,cryst} [k\Omega/sq]$ | 20 | |-------------------------------------------|------| | $R_{s,amo} [k\Omega/sq]$ | 5000 | | $R_{s,proj} [k\Omega/sq]$ | 500 | | $R_{ele-PCM}[\Omega]$ | 0 | | $R_{\mathrm{ele-proj}}\left[\Omega ight]$ | 0 | | $v_{ m R}$ | 0.1 | | L <sub>line</sub> [nm] | 100 | | w [nm] (line width) | 50 | **Table 1.** Material parameters used in the device model study (Fig. 1): $R_s$ denotes the material sheet resistances. In this table, the contact resistance to the electrodes is assumed to be zero to study only the effect of the interface resistance between phase change material and projection layer. First, we study the state dependence of resistance. In the case of no interface resistance ( $R_{int}=0\,\Omega$ ) the device comprises three serial elements of parallel resistors (see Fig. 1b top). Two are crystalline regions parallel to the projection layer and one is the amorphous region parallel to the projection layer. All resistors in this equivalent circuit scale linearly with the length of the amorphous region in the line-cell. Thus, the device reset resistance scales linearly with the amorphous fraction of the device $L_{amo}/L_{line}$ (blue trace in Fig. 1c). In the case of infinite interface resistance ( $R_{int}=\ln f\,\Omega$ ) the device comprises of two parallel resistors (Fig. 1b bottom). The entire projection layer is parallel to the phase change layer due to the infinite interface resistance. In other words, a fixed resistor (the projection layer) is connected in parallel to a resistor that changes with the amorphous fraction (the phase change layer). Consequently, the device resistance no longer scales linearly with the amorphous fraction as previously observed (red trace Fig. 1c). Next, we study the temporal evolution of device resistance. By simulating the device model, it can be inferred that drift in a projected PCM device deviates from the standard power law for resistance drift ( $R = R_0 * (t/t_0)^{\nu_R}$ ) (Fig. 1d) irrespective of the amorphous fraction or the interface resistance. The reason is that as the resistance of the amorphous phase increases with time, the current flowing through the amorphous plug decreases, whereas the current flowing through the element $R_{\text{proj},a}$ remains constant (assuming a negligible change of the voltage drop over the amorphous segment). Hence over time, the drift suppression in a projected device becomes stronger and the effective drift coefficient time dependent. The temporal dependence of the drift coefficient is however, influenced by the interface resistance. In the zero-interface resistance scenario, the ratio between amorphous volume ( $R_{amo}$ ) and parallel projection segment ( $R_{proj,a}$ ) is independent of $L_{amo}$ , since both elements scale with $L_{amo}$ (Eqs. 3 & 4). The current fraction flowing in the amorphous material, affected by drift, is independent of $L_{amo}$ . For small amorphous volumes, when the resistance of the crystalline fraction is non-negligible compared to $R_{amo} \mid |R_{proj,a}\rangle$ , the drift coefficient is reduced further. The more the overall device current is determined by the crystalline segment in series with the drifting circuit element $(R_{amo} \mid R_{proj,a})$ , the less apparent is the effect of drift on the overall device current. Thus, device states with smaller amorphous fraction exhibit a slightly lower effective drift coefficient (blue trace in Fig. 1e). A more detailed explanation is provided in Supplementary Note 2. On the other hand, in a device with infinite interface resistance, projection layer and phase change layer are electrically separated. The projecting segment here is constant ( $R_{proj} = R_{proj,a} + R_{proj,c} = 1 \text{ M}\Omega$ ). Instead of bypassing only the amorphous volume, the read current must bypass the entire phase change layer. Compared to the zero interface-resistance scenario the fraction of read current flowing in the amorphous volume will always be larger. Moreover, the ratio of current flowing in the projection layer and the phase change layer will be strongly state dependent. The smaller the amorphous region, the larger the fraction of read current passing through it. Accordingly, smaller amorphous regions lead to a larger effective drift coefficient and drift suppression is worse than in the zero interface-resistance scenario (red trace in Fig. 1e). The device model we propose is an approximate picture of the real device. Our goal is to provide an easily comprehensible and tractable model that is capable to capture key device metrics. There are two potential short-comings of the model. First, the field dependence of the amorphous phase's transport characteristics is neglected. Hence, the results of our study are valid only in case the device is read in the ohmic regime. In the antimony device studied in this work, we measured an ohmic regime for read voltages smaller than $\sim 0.15$ V. For doped $Ge_2Sb_2Te_5$ mushroom cells, ohmic transport has been reported for read voltages smaller than $\sim 0.2$ V<sup>29</sup>. We assume that it is usually feasible to perform the device read in the ohmic regime. Second, we define a localized interface resistor between phase change material and projection layer at the boundary of the crystalline and amorphous phase change material. In reality, the device current will flow from the crystalline material to the projection layer in an extended range around the boundary of crystalline and amorphous phase change material. For metal to semiconductor contacts, this range is defined by the transfer length $L_t = (\rho_c/R_{sh})^{0.5}$ , where $\rho_c$ is the contact resistivity and $R_{sh}$ is the sheet resistance of the material from which the current is flowing to another material<sup>26</sup>. Accordingly, the material sheet resistances and the interface resistivity determine how localized the current flow from one material to another is. Extended FEM simulations confirm that the effect of a distributed interface resistivity can be appropriately described by a localized effective interface resistance located at the boundary between amorphous and crystalline phase change material (Supplementary Note 3). The reset resistance as a function of the amorphous fraction and the drift coefficient as a function of the amorphous fraction, obtained from FEM simulations and our model, match (Supplementary Fig. S4). In the next sections, we verify the predictions from the device model shown here experimentally on nanoscale antimony PCM line-cells. # Experimental validation of the device model **Projected antimony line-cells.** In our experimental study, we characterize unprojected and projected line-cells based on pure antimony (Sb). Recently, we have shown that antimony can be used in a PCM device when it is confined in a nanoscale volume, holding the potential for ultimate scalability and improved cyclability<sup>30</sup>. A device that combines the improved characteristics due to projection with a single elemental phase change material could be of great interest for next-generation PCM devices. The electrical characterization of the devices is performed at an ambient temperature of 200 K, to exclude potential recrystallization effects in our measurements. In the projected device, a 3 nm thick sputter deposited Sb layer is patterned to the structure shown in Fig. 2a. To observe and confirm the microstructure of the active region, a TEM lamella cross section was prepared and investigated by Scanning Transmission Electron Microscopy (STEM) and energy dispersive X-ray spectroscopy (EDX) (Fig. 2b). The phase change material is confined to a 100 nm long and 45 nm wide line in the active region of the device. The material is melt-quenched and recrystallized in this area. Underneath the phase change line is a 60 nm wide and 6 nm thick stripe of a metal nitride, used as projection material. The different widths of projection and phase change lines measured from the EDX elemental map (in a STEM cross-section perpendicular to the line) result from the mismatch of the etching rates of the phase change and projection layer during the fabrication process. The width of the phase change material is reduced by 15 nm due to over-etching. The unprojected device has an identical structure but without the metal nitride layer. For this device, we measure a reduction of line width due to over-etching of approximately 8 nm. To quantify the resistive elements of the equivalent circuit in our model for these devices, we characterized the unprojected Sb line-cells and thin-film reference structures of the metal nitride. We obtained the sheet resistance ( $R_s$ ) of all individual materials (Table 2). The contact resistance between W-Sb and W-Proj was measured on four-point probe structures. Our model describes the device as a confined line in direct contact with the metal electrodes (Fig. 1a). In the real device the active region of the phase change material, the confined line, is extended to large patches contacted with W (Fig. 2a). Only in the active region of the device antimony is melt-quenched and recrystallized. The patch area does not take part in the switching process. Thus, the patch area is considered as a resistor in series with the active region. In our model, the contact resistances of Sb and projection material to W, $R_{W-Sb}$ and $R_{W-proj}$ include the resistance of the material interface and the resistance of the patch area (see Supplementary Fig. S10) $[R_{W-Sb} = R_{cont(W-Sb)} + R_{patch(Sb)} & R_{W-proj} = R_{cont(W-proj)} + R_{patch(proj)}]$ . Details of the experimental procedures are provided in Supplementary Note 4. **Resistance drift.** To examine if our device model is able to capture the drift characteristics of the projected antimony line-cell, we first need to characterize the resistance drift of the unprojected device. The line-cell is programmed to different reset states at a constant programming current of 610 µA by varying the reset pulse **Figure 2.** Projected antimony line-cell (**a**) Sketch of the device geometry in top and cross-sectional view; dimensions given in nanometers. HSQ: hydrogen silsesquioxane. (**b**) STEM and EDX analysis of the active region cross section along the axis marked in a. Top and Bottom panels show an EDX-map for antimony (green) and the metal nitride (orange). These images are used to get an estimate of the line width. The central panel is a bright field STEM image. | $R_{s,proj} [k\Omega/sq]$ | 21.8 | |---------------------------------|--------------| | $R_{s,cryst} - Sb [k\Omega/sq]$ | 1.26 | | $R_{s,amo} - Sb [k\Omega/sq]$ | $410 \pm 60$ | | $R_{W-Sb}[k\Omega]$ | 1.6 | | $R_{W-proj}[k\Omega]$ | 78 to 202 | Table 2. Experimentally obtained model input parameters: The table summarizes the material sheet resistances in $k\Omega$ /sq and contact resistances to the W electrode in $k\Omega$ at an ambient temperature of 200 K. The sheet resistance of the amorphous state corresponds to the melt-quenched state one second after device RESET. The contact resistance W to projection material was measured on macroscopic reference structures and extrapolated to the nanoscopic contact area in the device. Accordingly, $R_{W-proj}$ is estimated with lower and upper bounds of 78 $k\Omega$ and 202 $k\Omega$ , respectively. The errors on the other parameters are negligible, and thus excluded in the analysis. Details on the experimental procedure to obtain these parameters are summarized in Supplementary Note 4. The material parameters summarized here are used to fit the experimentally obtained data to the device model (Fig. 3). trailing edge between 3, 5, 7 and 8 ns. With increasing pulse trailing edge (duration of melt-quenching process), the reset resistance decreases, because a larger amount of material crystallizes during melt-quenching. After programming, the evolution of the resistance as a function of time is measured over 1000 s and fitted to the standard drift equation $R = R_0 * (t/t_0)^{\nu_R}$ (Fig. 3a). We measure a drift coefficient of $0.14 \pm 0.01$ for four different intermediate states and find no apparent dependence of the drift coefficient on the pulse trailing edge. Hence, the drift coefficient is independent of the amorphous length. It is noted that the drift coefficient measured here at 200 K is larger than the drift coefficient of $0.1 \pm 0.02$ reported previously for an ambient temperature of $100 \text{ K}^{30}$ . Measurements on a single line-cell at 100 K and 200 K indeed confirm that the drift coefficient changes from 0.1 to 0.14 (Supplementary Fig. S13). We now return to the experimental characterization of the projected device. The model predicts a deviation of the resistance drift from the standard relation. To validate this, we experimentally measure the time dependent resistance of four different reset states of a projected Sb line-cell (Fig. 3b). In accordance with the model, the experimentally measured logarithmic evolution of the device resistance exhibits a clear curvature. Additionally, the separation between the resistance states decreases with time, indicating a non-zero interface resistance between the Sb and projection layer. In order to verify if the device model can capture the measured R(t) data, we attempt to fit it to the model. Having predefined all experimentally directly accessible input parameters for our model (Table 2) and the drift coefficient of antimony, two fit parameters are left to describe the R(t) data of an individual reset state. Those are the interface resistance between antimony and metal nitride and the amorphous length of the reset state (Fig. 1a). We perform a collective fit of the R(t) traces measured for four different reset states. The model is able to describe these traces using a single value of interface resistance and four different amorphous lengths. Of the experimentally determined model input parameters, the contact resistance $R_{W-proj}$ was estimated with the greatest uncertainty. For both the lower and upper bounds of $R_{W-proj}$ , the fit captures the experimental data well. The amorphous length obtained from the fit is approximately independent of $R_{W-proj}$ (Fig. 3c). Hence, in the model, the two parameters $R_{W-proj}$ and $R_{int}$ compensate each other. These two parameters determine the fraction of read Figure 3. Drift measurements of unprojected and projected antimony line-cells. Different device states were obtained by varying the reset pulse trailing edge. (a) Four resistance drift measurements of the unprojected device. TE denotes the trailing edge. (b) Projected line-cell resistance drift. Resistance measurements up to 700 ms were obtained with an oscilloscope (details in Supplementary Note 5). Measurements from two seconds onwards were obtained with a source meter unit. The experimental data is fitted to the device model presented in Fig. 1a. For both the upper and lower bound of $R_{W-proj}$ (78 k $\Omega$ and 202 k $\Omega$ ) the model describes the experimental data (black and grey line). The obtained fitting parameters are summarized in the table (c). Those are the interface resistance and an individual amorphous length for each reset state. The error margin is the deviation of fitting parameters if the system is solved for the upper and lower error margin of R<sub>s,amo</sub> Sb (Table 2). (d) Effective drift coefficient as a function of the amorphous length. The drift coefficient of the unprojected cell is state independent. The amorphous length of each reset state is marked by crosses. It is calculated from the device resistance measured 1 second after RESET, for an amorphous sheet resistance of $410 \text{ k}\Omega/\text{sq}$ . In total 12 drift measurements were performed (Supplementary Fig. S14). The state dependent drift coefficient of the projected cell is calculated from the model. Crosses mark the amorphous length of R(t) measurements used for the model fit. On the projected device 16 drift measurements were performed (Supplementary Fig. S15). current that is injected into the projection layer and thus not changed by drift. The model fit also reveals upper and lower bounds for the last unknown variable in our model, the interface resistance. With all model parameters at hand, we calculate the state dependent effective drift coefficient of the projected line-cell one second after resetting the device (Fig. 3d). Depending on the length of the amorphous volume, the drift coefficient is suppressed by a factor of two (for $L_{amo}=2\,\mathrm{nm}$ ) up to a factor of 10 (for $L_{amo}=100\,\mathrm{nm}$ ) compared to the unprojected device. State dependence of the reset resistance. To investigate the state dependence of the reset resistance, we first perform experiments on an unprojected line-cell where the model predicts that the reset resistance scales linearly with the amorphous length as shown in Fig. 4a. We calculate the reset resistance for a 52 nm wide line-cell as $R_{\text{reset}}(L_{\text{amo}}) = [R_{\text{s,amo}} * L_{\text{amo}} + R_{\text{s,cryst}} * (L_{\text{line}} - L_{\text{amo}})]/w$ , where w denotes the device width, $R_{\text{s,amo}}$ the amorphous sheet resistance one second after device RESET, $R_{\text{s,cryst}}$ the crystalline sheet resistance, $L_{\text{amo}}$ the amorphous length and $L_{\text{line}}$ the device length. However, to verify this model, we need an estimate of the amorphous length. The threshold switching behavior in amorphous phase change materials provides us an ingenious way to obtain an indirect experimental measure of the amorphous length. The threshold switching voltage $(V_{\text{th}})$ is assumed to be linked to the amorphous length $(L_{\text{amo}})$ by the equation, $V_{\text{th}} = E_{\text{th}} * L_{\text{amo}} + V_{\text{offset}}^{31}$ where $E_{\text{th}}$ is the threshold field and $V_{\text{offset}}$ an offset voltage. The device is reset to different states by varying the programming power. The values of $R_{\text{reset}}$ one second after RESET and $V_{\text{th}}$ are measured. From Fig. 4a, it can be seen that $R_{\text{reset}}$ scales linearly with $V_{\text{th}}$ and hence with $L_{\text{amo}}$ as predicted by the model. This experiment also enables us to establish the fit function relating $L_{\text{amo}}$ to $V_{\text{th}}$ , given by $V_{\text{th}} = 20 \pm 3 \, \text{V}/\mu\text{m} * L_{\text{amo}} + 0.27 \, \text{V}$ (inset in Fig. 4a). The error margin is defined by **Figure 4.** State dependence of the reset resistance (a) unprojected line-cell, (b) projected line-cell. State dependence refers to the dependence of the device resistance on the phase configuration of the phase change material i.e. the amorphous length. Black lines depict the expected scaling of reset resistance with the amorphous length. The scaling of reset resistance with amorphous length of the projected line-cell is calculated from the device model with the fit parameters summarized in Table 2 and Fig. 3c. Crosses mark the experimentally obtained data $R_{reset}$ vs $V_{th}$ . To match experimental data (top X-axis) and calculated data (bottom X-axis) the axes are scaled with the linear function noted in the left corner of the graph. The insets show measured $V_{th}$ against $L_{amo}$ for identical $R_{reset}$ values. The linear fit of this data (green line) gives the function used to scale the top and bottom x-axis. the propagated error of $R_{s,amo}$ , which results in an error on the model parameters $R_{int}$ and $L_{amo}$ (Fig. 3c and Supplementary Note 4). Unlike the unprojected devices, for the projected line-cells, based on the model parameters obtained from the previous section, $R_{reset}$ is expected to be a non-linear function of $L_{amo}$ (Fig. 4b). To experimentally verify this, we make the assumption that the threshold voltage is still a linear function of the amorphous length. Experimental measurements of $R_{reset}$ and $V_{th}$ are obtained on a projected line-cell as shown in Fig. 4b. Combining the model data $R_{reset}(L_{amo})$ with the experimental data $R_{reset}(V_{th})$ facilitates the mapping of an experimentally measured $V_{th}$ to the corresponding $L_{amo}$ even for the unprojected devices. Fitting $L_{amo}(V_{th})$ linearly (inset in Fig. 4b), we obtain the identical $E_{th}$ as from characterizing the unprojected device. The predicted state-dependence of reset resistance is corroborated. The curvature of $R_{reset}(V_{th})$ matches the model prediction for $R_{reset}(L_{amo})$ . Additional information of the threshold switching dynamics and threshold field are provided in Supplementary Note 6 & 7. ## **Model Exploration** Having validated the proposed device model experimentally, we assess the implications for device applications and the selection of materials for a projected memory device. Resistance drift is an unfavorable device characteristic since it leads to a loss of information as device states are shifting to different levels. However, if all devices programmed in a chip exhibit the same drift coefficient, it is possible to account for drift and compensate it at a global scale. Thus, the state dependence of device drift introduced by a large interface resistance is unfavorable even though the projection layer may reduce the absolute device drift. A non-linear scaling of reset resistance with amorphous length may also introduce challenges in a device application. The resistance of low reset states with small amorphous lengths changes significantly with the size of the amorphous volume. Thus, it becomes more challenging to program device target states in the low resistance range. Consequently, only a fraction of the possible device states may be exploited. The resistance dynamic range $R_{\rm off}/R_{\rm on}$ and number of resistance states that can be distinguished reliably decrease. It can also be seen that even though finite interface resistances pose a challenge to the concept of the projected PCM, within certain bounds they can be tolerated without detrimental effects to the device characteristics. We define three constraints for the device metrics to identify those bounds. First, the maximum drift coefficient should be smaller than 0.01. Second, to restrict drift variability, the resistance separation between the most and least drifting device state must not change by more than 5% in the time window 1 s to $10^4$ s. Third, to enforce an approximately linear scaling of device resistance with the amorphous length, the $R(L_{amo})$ curve should not deviate by more than 20% from a linear interpolation between $R_{DUT,min}$ an $R_{DUT,max}$ . A more detailed explanation of the constraints is provided in Supplementary Note 8. Since these device characteristics are merely determined by the ratios of the material sheet resistances, we can obtain a generic solution as a guideline for material selection. Here, we study how the maximum interface resistance that can be tolerated to fulfil the aforementioned constraints changes with $R_{s,proj}$ for three different resistance ratios of amorphous to crystalline phase change material $R_{s,amo'}/R_{s,cryst}$ (Fig. 5a–c). The curves of the maximum interface resistance can be split into two regimes to the left and right of the maximum. In regime one, at small projection layer resistances, the maximum interface resistance that can be tolerated increases steeply. The projection layer sheet resistance is much smaller than the amorphous sheet resistance. In this case, the requirement to **Figure 5.** Guidelines for device optimization. Target specifications for future device generations are a drift coefficient smaller than 0.01, a minor state dependence of the drift coefficient and a close to linear scaling of the resistance with the amorphous length. For defined resistance ratios of amorphous to crystalline sheet resistance (**a**–**c**) the colored area of the graphs marks feasible projection layer sheet resistances and interface resistances. The color gradient encodes the device OFF/ON ratio. (**d**) Estimate of the melt-quenched amorphous to crystalline state resistance ratio of different phase change materials. The estimate is obtained from device programming curves. Marker shapes encode the device geometry, compounds of comparable composition are clustered and share a color. ref. <sup>32–36,38–44</sup>. limit the curvature of $R(L_{amo})$ determines the interface resistance. A drift coefficient smaller than 0.01 could also be achieved with large interface resistances. In the second regime, the maximum interface resistance gradually decreases. The limiting constraint is the requirement of a maximum drift coefficient smaller than 0.01. As the projection layer sheet resistance increases and gets closer to the amorphous sheet resistance, the projection must become "better" to suppress the drift sufficiently. A better projection is enabled by a smaller interface resistance. Eventually, the projection layer resistance becomes too large to suppress the drift to 0.01. With increasing ratio of $R_{amo}/R_{cryst}$ (Fig. 5a–c) the maximum shifts to larger values of $R_{proj}/R_{cryst}$ and $R_{int}/R_{cryst}$ . Furthermore, the largest projection layer resistance for which the drift coefficient is smaller than 0.01 increases. Consequently, larger device OFF/ON ratios can be realized (color coded). Large OFF/ON ratios (green) are highly desirable to either widen the separation of device states, which would make it more fault tolerant, or else to increase the number of states that can be encoded. To fabricate a device with a large OFF/ON ratio a phase change material with large $R_{amo}/R_{cryst}$ is preferable. A projection material and phase change material combination that simply maximizes the interface resistance that can be tolerated is not advantageous. Instead a compromise between device OFF/ON ratio and acceptable interface resistance must be made. To assess the feasibility of different phase change materials for a projected device, we need to know the resistance ratio of the melt-quenched amorphous phase and the crystalline phase. Whilst numerous papers report the resistivity of the as deposited amorphous phase only limited data has been reported for the melt-quenched amorphous phase, the material state of interest in device applications. We use the reset to set resistance ratio reported for device programming curves to estimate the resistance ratio of melt-quenched amorphous and crystalline state (Fig. 5d). The maximum reset state created in the programming curves we analyzed appears to be a saturation level, suggesting the size of the amorphous volume has reached a maximum. We note that a saturation of the programming curve does not necessarily correspond to a fully amorphous device. Thus, our analysis may underestimate the materials resistance contrast. The studies of doped-SbTe<sup>32</sup>, and Ge<sub>2</sub>Te<sub>2</sub>Sb<sub>5</sub><sup>33,34</sup> show TEM figures of an amorphized device, suggesting the complete device volume has been amorphized. These two materials and GeTe, all exhibiting resistance ratios larger than 1000, are the most suitable candidates for a projected memory device. However, device studies of highly confined Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub><sup>35,36</sup> report a significantly reduced resistance ratio. The programming data reported for N-doped Sb<sub>2</sub>Te<sub>3</sub>, Sc<sub>0.1</sub>Sb<sub>2</sub>Te<sub>3</sub> and GeSb suggests these materials are not well suited for a projected device. Due to their small resistance ratios (<100) it may be challenging to apply them for a drift and noise resilient multi-level memory device. For materials with resistance ratios <500 a careful optimization of the projection material, especially the interface resistance, will be required. Larger crystalline sheet resistances will allow absolute larger interface resistances to be tolerated. #### Conclusion Projected PCM is arguably the most promising approach towards realizing precise in-memory computing using PCM devices. We have studied the key attributes of a projected phase change memory device, namely, the state dependence and the temporal evolution of resistance. We developed a device model that can describe quantitatively the experimental data obtained from projected PCM devices based on antimony as the phase change material. One of the key insights from the model is the importance of the interface resistance between the projection layer and the phase change material. The magnitude of the interface resistance that can be tolerated in a device depends on the sheet resistance ratios of the projection material, and the crystalline state and amorphous states of the phase change material. With the improved understanding of the device characteristics, we developed a guideline for device engineering, which can be universally applied for projected memory device concepts, as well as in other applications where devices are comprised of heterostructures. The presented work is a significant step towards the directed design of large arrays of projected PCM devices for neuromorphic and in-memory computing. #### Methods **Device fabrication.** The devices were fabricated on a silicon substrate with a 40 nm thermally grown $SiO_2$ dielectric top layer. For the unprojected line-cell, a layer stack of 3 nm Sb and 5 nm $SiO_2$ was sputter deposited. For the projected line-cell, a layer stack of 6 nm amorphous metal nitride, 3 nm Sb and 5 nm $SiO_2$ was deposited. The stacks were sputter deposited without breaking the vacuum. The line-cell geometry was defined by e-beam lithography with hydrogen silsesquioxane resist and transferred to the layer stack by ion-milling. The structure was passivated with 18 nm sputter deposited $SiO_2$ immediately after pattern transfer. To electrically contact the device structure, the capping was locally opened in a second e-beam lithography step and Tungsten was sputter deposited. The Tungsten was patterned in another e-beam lithography step followed by ion-milling to extended electrodes. A titanium resistor, also defined by e-beam lithography, was added in series to the Sb-device (projected device: $2.8 \text{ k}\Omega$ ; unprojected device: $3.5 \text{ k}\Omega$ ) to limit the current during threshold-switching. The chip was encapsulated with an 80 nm sputter deposited $SiO_2$ layer. Finally, gold probe pads (200 nm; sputter deposited) were connected to the tungsten. **Structural characterization.** To analyze the structural quality of the projected antimony line-cell and check the chemical species present, a cross-sectional lamella was investigated. It was prepared using a FEI Helios Nanolab 450 S focused ion beam and characterized by scanning transmission electron microscopy (STEM). The bright field images were acquired using a double spherical aberration-corrected JEOL JEM-ARM200F microscope operated at 200 kV and the chemical composition was investigated by energy dispersive Xray spectroscopy (EDX) using a liquid-nitrogen free silicon drift detector. **Electrical characterization.** The electrical measurements of the line-cells were performed in a cryogenic probing station (JANIS ST-500-2-UHT) at an ambient temperature of 200 K. The temperature was measured with Lake Shore Si DT-670B-CU-HT diodes at four positions in the chamber. A Lake Shore Model 336 automatic temperature controller and two heaters at the sample holder and chamber radiation shield controlled the temperature with an accuracy of 0.5 K. The chamber was evacuated to $10^{-5}$ mbar to minimize heat exchange via convection and avoid water condensation. Devices were electrically contacted with a high-frequency Cascade Microtech Dual-Z Probe. The probe was thermally connected to the sample holder with cooling braids. DC measurements of the device state were performed with a Keithley 2600 System SourceMeter. AC signals were applied to the device with an Agilent 81150 A pulse function arbitrary generator. A Tektronix oscilloscope (DPO5104) recorded the voltage pulses applied to and transmitted by the device. Switching between the circuit for DC and AC measurements was done with mechanical relays. A detailed description of the measurement setup can be found elsewhere<sup>37</sup>. Received: 30 January 2020; Accepted: 22 April 2020; Published online: 19 May 2020 # References - Intel, Revolutionizing Memory and Storage, Intel, [Online]. Available: https://www.intel.co.uk/content/www/uk/en/architecture-and-technology/intel-optanetechnology.html (2017). - Choe, J. Intel 3D xpoint memory die removed from Intel optane, http://techinsights.com/about-techinsights/overview/blog/intel-3D-xpoint-memory-die-removedfrom-intel-optane-pcm/, [Online]. Available: http://www.techinsights.com/about-techinsights/overview/blog/intel-3D-xpoint-memory-die-removed-from-intel-optanepcm/ (2017). - 3. Le Gallo, M. et al. Mixed-Precision In-Memory Computing. Nat. Electron. 1, 246-253 (2018). - 4. Le Gallo, M. et al. Compressed Sensing With Approximate Message Passing Using In-Memory Computing. IEEE Trans. Electron Devices 65(10), 4304–4312 (2018). - 5. Ambrogio, S. et al. Equivalent-accuracy accelerated neural-network training using analogue memory. Nature 556, 60-67 (2018). - Nandakumar, S. R. et al. Mixed-precision architecture based on computational memory for training deep neural networks, in Proceedings - IEEE International Symposium on Circuits and Systems, vol. 2018-May (2018). - 7. Sebastian, A. et al. Computational memory-based inference and training of deep neural networks, in *Digest of Technical Papers Symposium on VLSI Technology*, vol. 2019-June, pp. T168–T169 (2019). - 8. Kuzum, D., Jeyasingh, R. G. D., Lee, B. & Wong, H. S. P. Nanoelectronic programmable synapses based on phase change materials for brain-inspired computing. *Nano Lett.* **12**(no. 5), 2179–2186 (May 2012). - 9. Kim, S. et al. NVM neuromorphic core with 64k-cell (256-by-256) phase change memory synaptic array with on-chip neuron circuits for continuous in-situ learning," in Technical Digest International Electron Devices Meeting, IEDM, vol. 2016-February, pp. 17.1.1–17.1.4 2015. - 10. Tuma, T., Pantazi, A., Le Gallo, M., Sebastian, A. & Eleftheriou, E. "Stochastic phase-change neurons,". Nat. Nanotechnol 11(no. 8), 693–699 (2016). - 11. Raty, J. Y. et al. Aging mechanisms in amorphous phase-change materials. Nat. Commun. 6, 1-8 (2015). - 12. Zipoli, F., Krebs, D. & Curioni, A. "Structural origin of resistance drift in amorphous GeTe,". Phys. Rev. B 93(no. 11), 1-12 (2016). - 13. Fantini, P., Pirovano, A., Ventrice, D. & Redaelli, A. Experimental investigation of transport properties in chalcogenide materials through noise measurements, *Appl. Phys. Lett.* 88 (2006). - 14. Betti Beneventi, G., Calderoni, A., Fantini, P., Larcher, L. & Pavan, P. Analytical model for low-frequency noise in amorphous chalcogenide-based phasechange memory devices, *J. Appl. Phys.* **106** (2009). - Fantini, P. et al. Characterization and Modelling of Low-Frequency Noise in PCM devices, Electron Device Meet. 2008, IEDM 2008 (2008). - 16. Le Gallo, M., Krebs, D., Zipoli, F., Salinga, M. & Sebastian, A. Collective Structural Relaxation in Phase-Change Memory Devices. *Adv. Electron. Mater* 1700627, 1700627 (2018). - 17. Fantini, P., Ferro, M. & Calderoni, A. Field-accelerated structural relaxation in the amorphous state of phase change memory, *Appl. Phys. Lett.*, vol. 102, no. 25, Jun. (2013). - 18. Fantini, P., Brazzelli, S., Cazzini, E. & Mani, A. Band gap widening with time induced by structural relaxation in amorphous Ge 2Sb 2Te 5 films, *Appl. Phys. Lett.*, vol. 100, no. 1, Jan. (2012). - 19. Koelmans, W. W. et al. Projected phase-change memory devices. Nat. Commun. 6(no. May), 8181 (2015). - 20. Kim, S. et al. A Phase Change Memory Cell with Metallic Surfactant Layer as a Resistance Drift Stabilizer. Tech. Dig. Int. Electron Devices Meet. IEDM, pp. 762–765, (2013). - 21. Redaelli, A., Pellizzer, F. & Pirovano, A. EP2034536B1 Phase change memory device for multibit storage (2010). - Giannopoulos, I. et al. 8-bit Precision In-Memory Multiplication with Projected Phase-Change Memory Tech. Dig. Int. Electron Devices Meet. IEDM 2018- December, 27.7.1-27.7.4 (2019) - 23. Castro, D. T. et al. Evidence of the thermo-electric thomson effect and influence on the program conditions and cell optimization in phase-change memory cells, In *Technical Digest International Electron Devices Meeting, IEDM*, no. January, pp. 315–318. (2007). - 24. Goux, L. et al. Degradation of the reset switching during endurance testing of a phase-change line cell. *IEEE Trans. Electron Devices* 56(no. 2), 354–358 (2009). - 25. Oosthoek, J. L. M., Schuitema, R. W., Ten Brink, G. H., Gravesteijn, D. J. & Kooi, B. J. Charge collection microscopy of in Situ switchable PRAM line cells in a scanning electron microscope: Technique development and unique observations, *Rev. Sci. Instrum.*, vol. 86, no. 3, 2015. - 26. Schroder, D. K. Material and device semiconductor material and device Third Edition. Phys. Today 44(no. 4), 790 (2006). - 27. Huang, R. et al. Contact resistance measurement of Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub> phase change material to TiN electrode by spacer etched nanowire, Semicond. Sci. Technol., vol. 29, no. 9, p. 095003, Jul. 2014. - 28. Ielmini, D. & Wong, H. S. P. In-memory computing with resistive switching devices. Nature Electronics 1, 333-343 (2018). - 29. Le Gallo, M., Kaes, M., Sebastian, A. & Krebs, D. Subthreshold electrical transport in amorphous phase-change materials. *New J. Phys.* 17(no. 9), 93035 (2015). - 30. Salinga, M. et al. Monatomic phase change memory. Nat. Mater. 17, 681-685 (2018). - 31. Krebs, D. *et al.* Threshold field of phase change memory materials measured using phase change bridge devices. *Appl. Phys. Lett.* **95**(no. 8), 1–4 (2009). - 32. J. L. M. Oosthoek, et al. Evolution of cell resistance, threshold voltage and crystallization temperature during cycling of line-cell phase-change random access memory, J. Appl. Phys., vol. 110, no. 2, 2011. - 33. Meister, S., Kim, S., Cha, J. J., Wong, H. S. P. & Cui, Y. *In situ* transmission electron microscopy observation of nanostructural changes in phase-change memory. *ACS Nano* 5(no. 4), 2742–2748 (2011). - 34. Jeyasingh, R. G. D., Kuzum, D. & Wong, H. S. P. Investigation of trap spacing for the amorphous state of phase-change memory devices. *IEEE Trans. Electron Devices* 58(no. 12), 4370–4376 (2011). - 35. Kim, I. S. et al. High performance PRAM cell scalable to sub-20nm technology with below 4F<sub>2</sub> cell size, extendable to DRAM applications, Dig. Tech. Pap.- Symp. VLSI Technol., pp. 203–204 (2010). - 36. Jung, Y., Lee, S. H., Ko, D. K. & Agarwal, R. Synthesis and characterization of Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub> nanowires with memory switching effect. J. Am. Chem. Soc. 128(no. 43), 14026–14027 (2006). - 37. Kersting, B. & Salinga, M. Exploiting nanoscale effects in phase change memories, pp. 357-370 (2019). - 38. Yin, Y., Sone, H. & Hosaka, S. Characterization of nitrogen-doped Sb<sub>2</sub>Te<sub>3</sub> films and their application to phase-change memory. *J. Appl. Phys.* **102**(no. 6), 1–6 (2007). - 39. Zhu, M. et al. One order of magnitude faster phase change at reduced power in Ti-Sb-Te. Nat. Commun. 5(no. May), 1-6 (2014). - 40. Rao, F. et al. Reducing the stochasticity of crystal nucleation to enable subnanosecond memory writing. Science (80-.) 358(no. 6369), 1423–1427 (2017). - 41. Lankhorst, M. H. R., Ketelaars, B. W. S. M. M. & Wolters, R. A. M. Low-cost and nanoscale non-volatile memory concept for future silicon chips. *Nat. Mater.* 4(no. 4), 347–352 (2005). - 42. Chen, Y. C. et al. Ultra-Thin Phase-Change Bridge Memory Device Using GeSb, Int. Electron Devices Meet, pp. 1-4 (2006). - 43. Perniola, L. et al. Electrical behavior of phase-change memory cells based on GeTe. IEEE Electron Device Lett 31(no. 5), 488–490 (2010) - 44. Bruns, G. et al. Nanosecond switching in GeTe phase change memory cells, Appl. Phys. Lett., vol. 95, no. 4 (2009). # Acknowledgements This work was supported in part by the European Research Council through the European Union's Horizon 2020 Research and Innovation Program under Grant 682675 and 640003. #### **Author contributions** B.K. and V.O. conceived and designed the experiments; V.P.J. fabricated the devices and prepared TEM lamellas supported by V.B.; M.So. performed the TEM characterization; B.K. and V.O. performed the experiment and programmed the device model; B.K. analyzed the data advised by S.G.S., M.L.G., M.Sa. and A.S.; B.K. wrote the manuscript with input from all authors. # **Competing interests** The authors declare no competing interests. ## Additional information Supplementary information is available for this paper at https://doi.org/10.1038/s41598-020-64826-3. Correspondence and requests for materials should be addressed to B.K. or A.S. Reprints and permissions information is available at www.nature.com/reprints. **Publisher's note** Springer Nature remains neutral with regard to jurisdictional claims in published maps and institutional affiliations. Open Access This article is licensed under a Creative Commons Attribution 4.0 International License, which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made. The images or other third party material in this article are included in the article's Creative Commons license, unless indicated otherwise in a credit line to the material. If material is not included in the article's Creative Commons license and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this license, visit <a href="https://creativecommons.org/licenses/by/4.0/">https://creativecommons.org/licenses/by/4.0/</a>. © The Author(s) 2020