

# Alzette: A 64-Bit ARX-box (Feat. CRAX and TRAX)

Christof Beierle<sup>1</sup>, Alex Biryukov<sup>2</sup>, Luan Cardoso dos Santos<sup>2</sup>, Johann Großschädl<sup>2</sup>, Léo Perrin<sup>3</sup>, Aleksei Udovenko<sup>4</sup>, Vesselin Velichkov<sup>5</sup>, and Qingju Wang<sup>2(\boxtimes)</sup>

<sup>1</sup> Ruhr University Bochum, Bochum, Germany christof.beierle@rub.de
<sup>2</sup> University of Luxembourg, Esch-sur-Alzette, Luxembourg
{alex.biryukov,luan.cardoso,johann.groszschaedl,qingju.wang}@uni.lu, sparklegrupp@googlegroups.com
<sup>3</sup> Inria, Paris, France
leo.perrin@inria.fr
<sup>4</sup> CryptoExperts, Paris, France
aleksei@affine.group
<sup>5</sup> University of Edinburgh, Edinburgh, UK
vvelichk@ed.ac.uk

**Abstract.** S-boxes are the only source of non-linearity in many symmetric primitives. While they are often defined as being functions operating on a small space, some recent designs propose the use of much larger ones (e.g., 32 bits). In this context, an S-box is then defined as a subfunction whose cryptographic properties can be estimated precisely.

We present a 64-bit ARX-based S-box called Alzette, which can be evaluated in constant time using only 12 instructions on modern CPUs. Its parallel application can also leverage vector (SIMD) instructions. One iteration of Alzette has differential and linear properties comparable to those of the AES S-box, and two are at least as secure as the AES super S-box. As the state size is much larger than the typical 4 or 8 bits, the study of the relevant cryptographic properties of Alzette is not trivial.

We further discuss how such wide S-boxes could be used to construct round functions of 64-, 128- and 256-bit (tweakable) block ciphers with good cryptographic properties that are guaranteed even in the relatedtweak setting. We use these structures to design a very lightweight 64-bit block cipher (CRAX) which outperforms SPECK-64/128 for short messages on micro-controllers, and a 256-bit tweakable block cipher (TRAX) which can be used to obtain strong security guarantees against powerful adversaries (nonce misuse, quantum attacks).

**Keywords:** (Tweakable) block cipher  $\cdot$  Related-tweak setting  $\cdot$  Long trail strategy  $\cdot$  Alzette  $\cdot$  MEDCP  $\cdot$  MELCC

## 1 Introduction

It is well known that symmetric cryptographic primitives need to be non-linear. It is common to rely on so-called *S-boxes* to obtain this property. Typically

D. Micciancio and T. Ristenpart (Eds.): CRYPTO 2020, LNCS 12172, pp. 419–448, 2020. https://doi.org/10.1007/978-3-030-56877-1\_15

<sup>©</sup> International Association for Cryptologic Research 2020

these are functions S mapping  $\mathbb{F}_2^n$  to  $\mathbb{F}_2^m$  for a value of n small enough that it is possible to specify S using its lookup table. They are applied in parallel to the whole state as part of the *round function* of the primitive.

This common definition of S-boxes is being challenged by the recent use of larger S-boxes in some designs. First, the designers of the hash function WHIRL-WIND [5] used a 16-bit S-box based on the multiplicative inverse in the finite field  $\mathbb{F}_{2^{16}}$ . In this case, the intention of the implementers was not to use the  $2^{17}$ -byte lookup table of the permutation but instead to rewrite the permutation using tower fields. More recently, large S-boxes have been proposed in SPARX [19] and in the NIST lightweight candidate SATURNIN [15]. In the latter case, a 16-bit S-box is constructed using a classical Substitution-Permutation Network (SPN): four 4-bit S-boxes are applied to a 16-bit word in parallel, followed by an MDS matrix, and another application of the 4-bit S-box layer. While there is no closed formula for the differential and linear properties of such a structure (unlike for the multiplicative inverse used in WHIRLWIND), 16-bit remains small enough that a direct computation is possible.

This is not the case for the 32-bit S-box of SPARX. In this cipher, the Sbox consists of an Addition, Rotation, XOR (ARX) network operating on two 16-bit branches, and it is key-dependent. Furthermore, while the properties of the S-box are usually sufficient<sup>1</sup> to prove that the cipher meets some security criteria, it is not the case for the ARX-box of SPARX. Indeed, in order to achieve the security goals by its designers (following the *long trail* security argument), it was necessary to study several "S-boxes", namely  $A, A \circ A, A \circ A \circ A$ , etc.

Another significant difference between the 32-bit ARX-box of SPARX and 16-bit S-boxes is the fact that it is *not* possible to evaluate its cryptographic properties directly because the complexity of the algorithms involved is usually proportional to  $2^{2n}$ , where *n* is the block size. Thus, the authors of SPARX instead considered their ARX-box like a small block cipher and used techniques borrowed from block cipher analysis [14] to investigate their ARX-box.

Our Contribution. In this paper, we present a new 64-bit S-box called Alzette (pronounced [alzɛt])) that satisfies a similar scope statement to that of the SPARX ARX-box: it is also an ARX-based S-box, and we analyze both A and  $A \circ A$ . Alzette is parameterized by a constant  $c \in \mathbb{F}_2^{32}$  and is defined for each such c as a permutation of  $\mathbb{F}_2^{32} \times \mathbb{F}_2^{32}$ . The algorithm evaluating this permutation is given in Algorithm 1 and depicted in Fig. 1. Alzette has the following advantages:

- it relies on 32-bit rather than 16-bit operations, meaning that (according to [18, Sect. 5]) it is suitable for a larger number of architectures;
- it makes better use of barrel shift registers (when available) and has more efficient rotation constants (for platforms on which they have different costs);
- its differential and linear properties are superior to those of a scaled-up SPARX ARX-box;
- our analysis takes more attacks into account, and is confirmed experimentally whenever possible;

<sup>&</sup>lt;sup>1</sup> Along with some conditions on the linear layer, in particular its branching number.

After providing a detailed design rationale of Alzette, we investigate its security against cryptanalytic attacks in more detail. Besides using state-of-the-art methods to conduct the analysis, we also developed new methods. In particular, to analyze the security against generalized integral attacks, we describe a new encoding of the bit-based division property [39] for modular addition.

Note that in some attack scenarios, the security of Alzette needs to be analyzed for the precise choice of round constants c used in the actual primitive. In this work, we provide experimental analysis for the round constants employed in the permutation SPARKLE, submitted to the NIST lightweight cryptography standardization process [8]. However, our methods can easily be applied for an arbitrary choice of round constants.

Large parts of the experimental analysis have been carried out on the UL HPC cluster [40]. The source code for our experimental analysis can be found at https://github.com/cryptolu/sparkle.

We provide software implementations of Alzette on 8-bit AVR and 32-bit ARM processors. To summarize, Alzette can be executed in only 12 cycles on a 32-bit ARM Cortex-M3 and 122 cycles on an 8-bit AVR ATmega128 processor. Besides, the code size is low: respectively 24 and 176 bytes on those platforms.

Finally, we discuss the suitability of Alzette as a building block in cryptographic primitives. Since we already know how to use Alzette to design a cryptographic permutation, i.e., SPARKLE, we show in this paper how it can be applied to design (tweakable) block ciphers operating on a variety of block lengths. In a nutshell, those ciphers use Alzette in a Feistel construction and interleave it with XORing the round keys. In a tweakable block cipher, the tweak will be XORed only to half the state and only every second round. Similar to how the long-trail strategy was applied to take into account cancellations of differences within the absorption phase in a cryptographic sponge construction [8], we use the same technique to provide security arguments against related-tweak attacks, by taking cancellations of differences through tweak injection into account.

Besides describing this more general design idea, we provide two concrete cipher instances CRAX and TRAX.

CRAX is a 64-bit block cipher that uses a 128-bit secret key. Since its key schedule is very simple and does not have to be precomputed, it is one of the fastest 64-bit lightweight block ciphers in software, beaten only for messages longer than 72 bytes by the NSA cipher SPECK [6]. Due to this simple key schedule, it consumes lower RAM than SPECK. While the family of tweakable block ciphers SKINNY [9] can be considered as an academic alternative to the NSA cipher SIMON [6] in terms of hardware efficiency, CRAX can be seen as an academic alternative to SPECK in terms of software efficiency.

TRAX is a tweakable block cipher operating on a larger state of 256-bit blocks. It applies a 256-bit key and 128-bit tweak. To the best of our knowledge, the only other large tweakable block cipher is Threefish which was used as a building for the SHA-3 candidate Skein [31]. Unlike this cipher, TRAX uses 32-bit words that are better suited for vectorized implementation as well as on micro-controllers. Another improvement of TRAX over Threefish is the fact that we provide strong bounds for the probability of all linear trails and all (related-tweak)

differential trails. Because of its Substitution-Permutation Network structure, TRAX is indeed inherently easier to analyze. Such a large tweakable block cipher can provide robust authenticated encryption, meaning that it can retain a high security level even in case of nonce misuse or in the presence of quantum adversaries, as argued in [15]. The performance penalty of such guarantees can be minimized using vectorization and/or parallelism.

|                                                                       |                                            | <i>y</i>  |
|-----------------------------------------------------------------------|--------------------------------------------|-----------|
| Algorithm 1. $A_c$                                                    | -<br>                                      |           |
| Input/Output: $(x, y) \in \mathbb{F}_2^{32} \times \mathbb{F}_2^{32}$ | >>> 24                                     |           |
| $x \leftarrow x + (y \ggg 31)$                                        |                                            |           |
| $y \leftarrow y \oplus (x \ggg 24)$                                   |                                            |           |
| $x \leftarrow x \oplus c$                                             |                                            |           |
| $x \leftarrow x + (y \ggg 17)$                                        | $c \longrightarrow \bigoplus^{\downarrow}$ |           |
| $y \leftarrow y \oplus (x \ggg 17)$                                   |                                            |           |
| $x \leftarrow x \oplus c$                                             |                                            |           |
| $x \leftarrow x + (y \gg 0)$                                          | c                                          | Ī         |
| $y \leftarrow y \oplus (x \ggg 31)$                                   | → → → 24 —                                 |           |
| $x \leftarrow x \oplus c$                                             |                                            |           |
| $x \leftarrow x + (y \gg 24)$                                         | >>>> 16                                    | Ť         |
| $y \leftarrow y \oplus (x \gg 16)$                                    | <i>c</i> → ↔                               |           |
| $x \leftarrow x \oplus c$                                             | $\overset{*}{u}$                           | $\dot{v}$ |
| $\mathbf{return} \ (x, y)$                                            |                                            |           |

Fig. 1. The Alzette instance  $A_c$ .

*Outline.* The design process that we used to construct Alzette is explained in Sect. 2. In particular, we show that it offers resilience against a large variety of attacks. This analysis is confirmed experimentally in Sect. 3. We also discuss the efficiency of Alzette in Sect. 4. The discussion on the usage of Alzette as a building block, together with the specification of our (tweakable) block ciphers is given in Sect. 5.

Notation. By  $\mathbb{F}_2$ , we denote the finite field with two elements and by  $\mathbb{F}_2^n$  the set of bitstrings of length n. We denote the set  $\{0, 1, \ldots, n-1\}$  by  $\mathbb{Z}_n$ . We use + to denote the addition modulo  $2^{32}$  and  $\oplus$  to denote the XOR of two bitstrings of the same size. The symbol & denotes the bit-wise AND. Further, by  $x \gg r$ , we denote the cyclic rotation of the 32-bit word x to the right by the offset r.

Let E be a key alternating block cipher with r rounds, and round function R. In a differential attack [12] against  $E_k$ , an attacker exploits differences  $\delta$  and  $\Delta$  such that the probability that  $E_k(x \oplus \delta) \oplus E_k(x) = \Delta$  is significantly higher than  $2^{-n}$  (for an *n*-bit block cipher). For typical values of n (64, 128 or 256) the exact computation of this probability is infeasible. Instead, the common practise is to approximate this quantity by the maximum probability of a *differential trail/characteristic* averaged over all round keys. A differential trail is a sequence of differences  $\{\delta_0, \delta_1, ..., \delta_r\}$  that specifies not only the input and output differences to the block cipher, but also the intermediate differences between the rounds such that  $R(\delta_i \oplus x) \oplus R(x) = \delta_{i+1}$ . The approximated probability

(averaged over all round keys) is derived as the product of the probabilities of the transitions occurring in each round<sup>2</sup>. The maximum probability (across all trails) computed in this way is denoted *Maximum Expected Differential Characteristic Probability (MEDCP)*. An upper bound on the MEDCP is an approximation of the maximum differential probability and is called a *differential bound*.

By analogy to the differential case, for linear attacks [29] the aim is to find masks  $\alpha$  and  $\beta$  such that  $\beta \cdot E_k(x) = \alpha \cdot x + f(k)$ , where "." denotes the usual scalar product over  $\mathbb{F}_2^n$  and where f is a function of the key bits. In practice, we look for a sequence of input, output and intermediate masks  $\{\alpha_0, ..., \alpha_r\}$  called a *linear trail/characteristic* that has high absolute correlation, where  $\alpha_{i+1} \cdot R(x) = \alpha_i \cdot x + f_i(k)$ . Analogously to MEDCP and the differential bound, in the linear case we define a *Maximum Expected Linear Characteristic Correlation (MELCC)* and a *linear bound*.

## 2 The Design of Alzette

We now present both the design process and the main properties of Alzette. These are verified experimentally later in Sect. 3, and summarized in Sect. 3.6.

### 2.1 Block and Word Sizes

Our S-box should be efficient on a wide variety of platforms, while allowing a practical analysis of its relevant cryptographic properties. What would be the best word and block sizes in this context?

Word Size. In SPARX, the S-box operates on 32 bits, which are split into two 16-bit words. This word size allows a computationally cheap analysis of its cryptographic properties while facilitating efficient implementations on 8 and 16-bit micro-controllers. However, 16-bit words hamper performance on 32-bit platforms, simply because only half of their 32-bit registers and datapath can be used. The same holds when 16-bit operations are executed on a 64-bit processor. Furthermore, 16-bit operations can also incur a performance penalty on 8-bit micro-controllers; for example, rotating two 16-bit operands by n bits on an 8-bit AVR device is usually slower than rotating a single 32-bit operand by n bits (see e.g. [17, Appendix A, B, C] for details).

While 16-bit words are suboptimal because they are too small, it can also be argued that 64-bit word are too large. To establish why, we have to separately discuss the performance of 64-bit operations on 8/16/32-bit micro-controllers and on 64-bit processors. We start with three arguments for why 64-bit operations may not be a good choice on small micro-controllers.

1. 32-bit ARM micro-controllers allow one to perform a rotation "for free" since it can be executed together with another arithmetic/logical instruction.<sup>3</sup> Still,

 $<sup>^2</sup>$  Under the Markov assumption which allows to treat the rounds as independent from each other.

 $<sup>^3</sup>$  We exploit this property to design Alzette, as explained in Sect. 2.2.

a 32-bit ARM processor can only perform rotations of 32-bit operands for free, but not rotations of 64-bit words.

- 2. As discussed later, we will use word-wise modular additions. Some 32-bit architectures, most notably RISC-V and MIPS32, do not have an add-with-carry instruction. Adding two 64-bit operands on these platforms requires to first add the lower 32-bit parts of the operands and then compare the 32-bit sum with any of the operands to find out whether an overflow happened (i.e. to obtain a carry bit). Then, the two upper 32-bit words are added up together with the carry bit. A 64-bit addition requires at least four instructions (i.e. four cycles) on these platforms, whereas two 32-bit additions take only two instructions (i.e. two cycles).
- 3. Compilers for 8 and 16-bit micro-controllers are notoriously bad at handling 64-bit words, especially rotations of 64-bit words. The reason is simple: outside of cryptography, 64-bit words are of little to no use on an 8- or 16-bit platform, and therefore compiler designers have no incentive to optimize 64-bit operations.

A word size of 64 bits is naturally a good choice for 64-bit processors. For example, the authors of [21] established that SHA512 (which operates in 64-bit words) reaches much higher throughput on 64-bit Intel processors than SHA256 (operating on 32-bit words). However, this does not necessarily imply that ARX designs using 32-bit words are inferior to 64-bit variants on 64-bit processors. This can be justified with the fact that the best way to implement an ARX cipher on a 64-bit Intel or a 64-bit ARM processor is to use the vector (SIMD) extensions they provide, e.g. Intel SSE, AVX or ARM NEON. Most high-end 64-bit processors have such vector instruction sets, and all of them can execute additions, rotations and XORs on 32-bit words. The fact that a 32-bit word size allows peak performance on 64-bit processors was already used for instance by the designers of Gimli [11].

As a consequence, we chose to design an S-box that operates on 32-bit words as those offer the best performances across the board.

*Block Size.* Our S-box could a priori operate on any block size that is a multiple of 32. However, two criteria significantly narrow down the design space.

First, we need to be able to investigate the cryptographic properties of our Sbox. We are not aware of any efficient combination of simple operations (AND, addition, rotation, XOR, etc.) on a single word that would allow us to give strong bounds on the differential and linear probabilities. On the other hand, computational technique that find such bounds tend to be less efficient if the state size is large as it implies a greater number of potential branches to explore in a tree. Our ability to find bounds thus imposes a number of words which is at least equal to 2 and as small as possible.

Second, in order to use vector instruction sets to their fullest extent, it is better to have a larger number of S-boxes that can be applied in parallel in each call to the round function. On smaller micro-controllers, limiting the block size makes it easier for implementers to keep one full S-box state (or maybe even several full S-box states) in the register file, thereby reducing the number of memory accesses. Finally, in order to build primitives with a small state size, it is necessary that the S-box size is at most equal to said state size. However, as mentioned before, it makes sense to aim for the smallest possible number of branches (and, consequently, a large number of S-boxes) to leverage SIMD-style parallelism.

Because of these requirements, we settled for the use of two words. Given that our discussion above set a 32-bit word size, our S-box operates on 64 bits.

#### 2.2 Round Structure and Number of Rounds

We decided to build an ARX-box out of the operations XOR of rotation and ADD of rotation, i.e.,  $x \oplus (y \gg s)$  and  $x + (y \gg r)$ , because they can be executed in a single clock cycle on ARM processors and thus provide extremely good diffusion per cycle. As the ARX-boxes could be implemented with their rounds unrolled, we allowed the use of different rotations in every round. We observed that one can obtain much better resistance against differential and linear attacks in this case compared to having identical rounds.

In particular, we aimed for designing an ARX-box consisting of the composition of t rounds of the form

$$T_i: \begin{cases} \mathbb{F}_2^{32} \times \mathbb{F}_2^{32} & \to \mathbb{F}_2^{32} \times \mathbb{F}_2^{32} \\ (x,y) & \mapsto \left( x + (y \lll r_i), \ y \oplus \left( \left( x + (y \lll r_i) \right) \lll s_i \right) \right) \oplus \left( \gamma_i^L, \gamma_j^R \right), \end{cases}$$

where *i*-th round is defined by the rotation amounts  $(r_i, s_i) \in \mathbb{Z}_{32} \times \mathbb{Z}_{32}$  and the round constant  $(\gamma_i^L, \gamma_i^R) \in \mathbb{F}_2^{32} \times \mathbb{F}_2^{32}$ . It is computed in three steps:  $x \leftarrow x + (y \lll r_i), y \leftarrow y \oplus (x \lll s_i)$ , and finally  $(x, y) \leftarrow (x \oplus \gamma_i^L, y \oplus \gamma_i^R)$ .

In our final design, we decided to use t = 4 rounds. The reason is that, when it comes to designing primitives, for r-round ARX-boxes, usable bounds from the long-trail strategy can be obtained from the 2r-round bounds of the ARX structure by concatenating two ARX-boxes. The complexity of deriving upper bounds on the differential trail probability or absolute linear trail correlation depends on the number of rounds considered. For 8 rounds, i.e., 2 times a 4round ARX-box, it is feasible to compute strong bounds in reasonable time (i.e., several days up to few weeks on a single CPU). For 3-round ARX-boxes, the 6round bounds of the best ARX-boxes we found seem not strong enough to build a secure cipher with a small number of iterations. Since we cannot arbitrarily reduce the number of round (step) iterations in a cryptographic function because of structural attacks, using ARX-boxes with more than four rounds would lead to worse efficiency overall. In other words, we think that four-round ARX-boxes provide the best balance between the number of ARX-box layers needed and rounds per ARX-box in order to build a secure primitive.

#### 2.3 Criteria for Choosing the Rotation Amounts

We aimed for choosing the rotations  $(r_i, s_i)$  in Alzette in a way that maximizes security and efficiency. For efficiency reasons, we want to minimize the *cost* of the rotations, where we use the cost metric as given in Table 1. While each rotation has the same cost in 32-bit ARM processors (i.e., 0 because rotation is for free on top of XOR, resp., AND), we further aimed for minimizing the cost with regard to 8-bit and 16-bit architectures. Therefore, we restricted ourselves to rotations from the set  $\{0, 1, 7, 8, 9, 15, 16, 17, 23, 24, 25, 31\}$ , as those are the most efficient when implemented on 8 and 16-bit micro-controllers. We define the *cost* of a collection of rotation amounts (that is needed to define all the rounds of an ARX-box) as the sum of the costs of its contained rotations.

**Table 1.** For each rotation in  $\{0, 1, 7, 8, 9, 15, 16, 17, 23, 24, 25, 31\}$ , the table shows an estimation of the number of clock cycles needed to implement the rotation on top of XOR, resp. ADD. We associate the mean of those values for the three platforms to be the *cost* of a rotation.

| rot (mod $32$ ) | 8-bit AVR | 16-bit MSP | 32-bit ARM | $\cos t$ |
|-----------------|-----------|------------|------------|----------|
| 0               | 0         | 0          | 0          | 0.00     |
| $\pm 1$         | 5         | 3          | 0          | 2.66     |
| $\pm 7$         | 5         | 9          | 0          | 4.66     |
| 8               | 0         | 6          | 0          | 2.00     |
| $\pm 9$         | 5         | 9          | 0          | 4.66     |
| $\pm 15$        | 5         | 3          | 0          | 2.66     |
| 16              | 0         | 0          | 0          | 0.00     |

For security reasons, we aim to minimize the provable upper bound on the expected differential trail probability (resp. expected absolute linear trail correlation) of a differential (resp. linear) trail. More precisely, our target was to obtain strong bounds, preferably at least as good as those of the round structure of the 64-bit block cipher SPECK, i.e., an 8-round differential bound of  $2^{-29}$  and an 8-round linear bound of  $2^{-17}$ . If possible, we aimed for improving upon those bounds. Note that for r > 4, the term *r*-round bound refers to the differential (resp. linear) bound for *r* rounds of an iterated ARX-box. As explained above, at the same time we aimed for choosing an ARX-box with a low cost. In order to reduce the search space, we relied on the following criteria as a heuristic for selecting the final choice for Alzette:

- The candidate ARX-box must fulfill the differential bounds  $(-\log_2)$  of 0, 1, 2, 6, and 10 for 1, 2, 3, 4 and 5 rounds respectively, for all four possible offsets. We conjecture that those bounds are optimal for up to 5 rounds.
- The candidate must fulfill a differential bound of at least 16 for 6 rounds, also for all offsets.
- The 8-round linear bound  $(-\log_2)$  of the candidate ARX-box should be at least 17.

By the term *offset* we refer to the round index of the starting round of a differential trail. Note that we are considering all offsets for the differential criteria because the bounds are computed using Matsui's branch and bound algorithm, which needs to use the (r-1)-round bound of the differential trail with starting round index 1 (second round) in order to compute the *r*-round bound of the trail.

We tested *all* rotation sets with a cost below 12 for the above conditions. None of those fulfilled the above criteria. For a cost below 15, we found the ARX-box with the following rotations:

$$(r_0, r_1, r_2, r_3, s_0, s_1, s_2, s_3) = (31, 17, 0, 24, 24, 17, 31, 16)$$

This rotation set fulfills all the criteria. The differential and linear bounds for the respective ARX-box are summarized in Table 2.

Table 2. Differential and linear bounds for several rotation parameters. For each offset, the first line shows the differential bound and the second shows the linear one. The value set in parenthesis is the maximum absolute correlation of the linear hull taking clustering into account (see Sect. 3.2). The bounds [14, 20, 27, 28] for SPECK are given for comparison.

| 8 9          | 10                                                   | 11                                                   | 12                                                   |
|--------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|
| $32 \geq 36$ | $\geq 42$                                            | $\geq 46$                                            | $\geq 52$                                            |
| 15.79) –     | _                                                    | _                                                    | _                                                    |
| $31 \geq 37$ | $\geq 41$                                            | $\geq 47$                                            | _                                                    |
| - 16         | _                                                    | -                                                    | _                                                    |
| $32 \ge 36$  | $\geq 42$                                            | _                                                    | _                                                    |
| 15 –         | _                                                    | _                                                    | _                                                    |
| $31 \ge 37$  | _                                                    | -                                                    | _                                                    |
| 16 –         | _                                                    | _                                                    | _                                                    |
| 29 34        | 38                                                   | 42                                                   | 46                                                   |
| 17 19        | 21                                                   | 24                                                   | 27                                                   |
|              | $\begin{array}{rrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrr$ | $\begin{array}{rrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrr$ | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ |

#### 2.4 On the Round Constants

The purpose of round constant additions, i.e., the XORs with  $\gamma_i^L, \gamma_i^R$  in the general ARX-box structure, is to ensure some independence between the rounds. They also break additive patterns that could arise on the left branch due to the chain of modular addition it would have without said constant additions. Perhaps even more importantly, they should also ensure that the Alzette instances called in parallel are different from one another to avoid symmetries.

For efficiency reasons, we decided to use the same round constant in every round of the ARX-box, i.e.,  $\forall i : \gamma_i^L = c$ . As the rounds themselves are different from one another, we do not rely on  $\gamma_i^L$  or  $\gamma_i^R$  to prevent slide-style patterns. Thus, using the same constant in each round is not a problem. Moreover, we chose  $\gamma_i^R = 0$  for all *i*. It is important to note that the experimental verification of the differential probabilities and absolute linear correlations we conducted (see Sects. 3.1 and 3.2 respectively) did not lead to significant differences when changing to a more complex round constant schedule. In other words, even for random choices of all  $\gamma_i^L$  and  $\gamma_i^R$ , we did not observe significantly different results that would justify the use of a more complex constant schedule (which would of course lead to worse efficiency in the implementation).

The analysis provided in the next section is dependent on the actual choice of round constants c. We conducted this analysis for the constants of SPARKLE:

$$c_0 = b7e15162, c_1 = bf715880, c_2 = 38b4da56, c_3 = 324e7738, c_4 = bb1185eb, c_5 = 4f7c7b57, c_6 = cfbfa1c8, c_7 = c2b3293d$$
. (1)

## 3 Analysis of Alzette

In this section, we study cryptographic properties of the ARX-box Alzette. The analysis is done for the round constants used in SPARKLE, except for analysis of differential/linear characteristic bounds and division property propagation, which are independent of the choice of the constants. All described methods can easily be applied to arbitrary choices of constants.

### 3.1 On the Differential Properties

Bounding the Maximum Expected Differential Trail Probability. We used the Algorithm 1 in [14] and adapted it to our round structure to compute the bounds on the maximum expected differential trail probabilities of the ARX-boxes which use the constants given in Eq. (1). The algorithm is basically a refined variant of Matsui's well-known branch and bound algorithm [30]. While the latter has been originally proposed for ciphers that have S-boxes (in particular the DES), the former is targeted at ARX-based designs that use modular addition, rather than an S-box, as a source of non-linearity.

Algorithm 1 [14] exploits the differential properties of modular addition to efficiently search for characteristics in a bitwise manner. Upon termination, it outputs a trail (characteristic) with the maximum expected differential trail probability (MEDCP). For Alzette, we obtain such trails for up to six rounds, where the 6-round bound is  $2^{-18}$ . We further collected all trails corresponding to the maximum expected differential probability for 4 and 5 rounds and experimentally checked the actual probabilities of the differentials (for the constants used in SPARKLE), see below.

Note that for 7 and 8 rounds, we could not get a tight bound due to the high complexity of the search. In other words, the algorithm did not terminate in reasonable time. However, the algorithm exhaustively searched the range up to  $-\log_2(p) = 24$  and  $-\log_2(p) = 32$  for 7 and 8 rounds respectively, which proves that there are no valid differential trails with an expected differential trail probability larger than  $2^{-24}$  and  $2^{-32}$ , respectively. We evaluated similar bounds for up to 12 rounds.

*Experiments on the Fixed-Key Differential Probabilities.* As in virtually all block cipher designs, the security arguments against differential attacks are only average results when *averaging over all keys of the primitive.* When leveraging such arguments for a cryptographic permutation, i.e., a block cipher with a fixed key, it might be possible in theory that the actual fixed-key maximum differential probability is higher than the expected maximum differential probability. In particular, the variance of the distribution of the maximum fixed-key differential probabilities might be high.

For all of the 8 Alzette instances corresponding to the constants in Eq. (1), we conducted experiments in order to see if the expected maximum differential trail probabilities derived by Matsui's search are close to the actual differential probabilities of the fixed ARX-boxes. Our results are as follows.

By Matsui's search we found 7 differential trails for Alzette<sup>4</sup> that correspond to the maximum expected differential trail probability of  $2^{-6}$  for 4 rounds, see Table 3. For any Alzette instance  $A_{c_i}$  and any such trails with input difference  $\alpha$  and output difference  $\beta$ , we experimentally computed the actual differential probability of the differential  $\alpha \to \beta$  by

$$\frac{|\{x \in S | A_{c_i}(x) \oplus A_{c_i}(x \oplus \alpha) = \beta\}|}{|S|}$$

where S is a set of  $2^{24}$  inputs sampled uniformly at random. Our results show that the expected differential trail probabilities approximate the actual differential probabilities very well, i.e., all of the probabilities computed experimentally are in the range  $[2^{-6} - 10^{-4}, 2^{-6} + 10^{-4}]$  for a sample size of  $2^{24}$ .

For 5 rounds, i.e., one full Alzette instance and one additional first round of Alzette, there is only one trail with maximum expected differential trail probability  $p = 2^{-10}$ . In the case of SPARKLE, for all *combinations* of round constants that can occur in 5 rounds (one Alzette instance plus one round) that do not go into the addition of a step counter, i.e., corresponding to the twelve compositions

$$\begin{array}{c} A_{c_{2}} \circ A_{c_{0}} \ A_{c_{3}} \circ A_{c_{1}} \ A_{c_{3}} \circ A_{c_{0}} \ A_{c_{4}} \circ A_{c_{1}} \ A_{c_{5}} \circ A_{c_{2}} \ A_{c_{4}} \circ A_{c_{0}} \\ A_{c_{5}} \circ A_{c_{1}} \ A_{c_{6}} \circ A_{c_{2}} \ A_{c_{7}} \circ A_{c_{3}} \ A_{c_{2}} \circ A_{c_{3}} \ A_{c_{3}} \circ A_{c_{4}} \ A_{c_{2}} \circ A_{c_{7}}, \end{array}$$

we checked whether the actual differential probabilities are close to the maximum expected differential trail probability. We found that all of the so computed probabilities are in the range  $[2^{-10} - 10^{-5}, 2^{-10} + 10^{-5}]$  for a sample size of  $2^{28}$ .

### 3.2 On the Linear Properties

Bounding Maximum Expected Absolute Linear Trail Correlation. We used the Mixed-Integer Linear Programming approach described in [20] and the Boolean satisfiability problem (SAT) approach in [27] in order to get bounds on the

<sup>&</sup>lt;sup>4</sup> Note that those are independent of the actual round constants as the probability corresponds to the average probability over all keys when analyzing Alzette as a block cipher where independent subkeys are used instead of round constants.

| <b>Table 3.</b> The input and output differences $\alpha, \beta$ (in hex) of all differential trails over |
|-----------------------------------------------------------------------------------------------------------|
| Alzette corresponding to maximum expected differential trail probability $p = 2^{-6}$ and                 |
| $p = 2^{-10}$ for four and five rounds, respectively.                                                     |

| rounds | $\alpha$         | β                | $-\log_2(p)$ |
|--------|------------------|------------------|--------------|
|        | 800001000000080  | 8040410041004041 | 6            |
|        | 800001000000080  | 80c04100410040c1 | 6            |
|        | 0080400180400000 | 8000018081808001 | 6            |
| 4      | 0080400180400000 | 8000008080808001 | 6            |
|        | a0008140000040a0 | 8000010001008001 | 6            |
|        | 8002010000010080 | 010100000030101  | 6            |
|        | 8002010000010080 | 030100000030301  | 6            |
| 5      | a0008140000040a0 | 8201010200018283 | 10           |

maximum expected absolute linear trail correlation. It was feasible to get tight bounds even for 8 rounds, where the 8-round bound of our final choice for Alzette is  $2^{-17}$ . We were able to collect all linear trails that correspond to the maximum expected absolute linear trail correlation for 4 up to 8 rounds and experimentally checked the actual correlations of the corresponding linear approximations for the Alzette instances using the constants in Eq. (1), see below.

*Experiments on the Fixed-Key Linear Correlations.* Similarly as for the case of differentials, for all of the 8 Alzette instances used in SPARKLE, we conducted experiments in order to see whether the maximum expected absolute linear trail correlations derived by MILP and presented in Table 2 are close to the actual absolute correlations of the linear approximations over the fixed Alzette instances. Details of our results are presented in the full version, but they can be summarized as follows.

For a full Alzette instance, there are 4 trails with a maximum expected absolute trail correlation of  $2^{-2}$ . For all of the eight Alzette instances, the actual absolute correlations are very close to the theoretical values and we did not observe any clustering. For more than four rounds (i.e., one full instance plus additional rounds), we again checked all combinations of ARX-boxes that do not get a step counter in SPARKLE. For five rounds, there are 16 trails with a maximum expected absolute trail correlation of  $2^{-5}$ . In our experiments, we can observe a slight clustering. In fact, we chose the round constants  $c_i$  of SPARKLE such that, for all combinations of Alzette that occur over the linear layer, the linear hull effect is to our favor, i.e., the actual correlation tends to be *lower* than the theoretical value.<sup>5</sup>

This tendency also holds for the correlations over six rounds. There are 48 trails with a maximum expected absolute linear trail correlation of  $2^{-8}$ .

<sup>&</sup>lt;sup>5</sup> The constants in SPARKLE were derived from the fractional digits of e, excluding some blocks. For the excluded blocks, the actual absolute correlations are slightly higher than the theoretical bound, but all smaller than  $2^{-8}$ .

For seven rounds, there are 2992 trails with a maximum expected absolute linear trail correlation of  $2^{-13}$ . Over all the twelve combinations that do not add a step counter in SPARKLE and all of the 2992 approximations, the maximum absolute correlation we observed was  $2^{-11.64}$  using a sample size of  $2^{32}$  plaintexts chosen uniformly at random.

For eight rounds, there are 3892 trails with a maximum expected absolute linear trail correlation of  $2^{-17}$ . Over all the twelve combinations that do not add a step counter and all of the 3892 approximations, the maximum absolute correlation we observed was  $2^{-15.79}$  using a sample size of  $2^{40}$  plaintexts chosen uniformly at random.

Overall, our correlation estimates based on linear trails seem to closely approximate the actual absolute correlations since our estimate is only  $2^{1.21}$  times lower than the actual absolute correlation.

#### 3.3 On the Algebraic Properties

Integral cryptanalysis exploits low algebraic degree or a more fine-grained algebraic degeneracy of the cryptographic primitive under attack. An integral distinguisher defines an input set X such that the analyzed function sums to zero over this set (at least in some bits) for any value of the secret key involved. In the case of a keyless permutation, such as an ARX-box, such distinguishers are trivial to find and are meaningless. However, an analysis of the growth of the algebraic degree (and the evolution of the algebraic structure in general) provides a useful information about the permutation. When the permutation is plugged into, for example, a block cipher, this information directly translates into information about integral distinguishers.

Division property is a technique introduced by Todo [37] to find integral characteristics. Later, Xiang et al. [41] discovered that the bit-based division property propagation can be efficiently encoded as an mixed-integer linear programming instance (MILP), and, surprisingly, can be solved on practice using modern optimization software (Gurobi Optimizer [22]) for practically all known block ciphers. Sun et al. [36] described a way to encode the modular addition operation using MILP inequalities, extending the framework to ARX-based primitives.

We briefly recall the MILP-aided bit-based division property framework.

**Definition 1 (Block-Based Division Property).** Let n be an integer and let X be a set of n-bit vectors. Let k be an integer,  $0 \le k \le n$ . The set S satisfies division property  $\mathcal{D}_k^n$  if and only if for all  $u \in \mathbb{F}_2^n$  with wt(u) < k, we have  $\bigoplus_{x \in X} x^u = 0$ , where  $x^u$  is a shorthand for  $x_0^{u_0} \dots x_{n-1}^{u_{n-1}}$ .

**Definition 2 (Bit-Based Division Property).** Let n be an integer and let X, K be two sets of n-bit vectors,  $0 \notin K$ . The set X satisfies division property  $\mathcal{D}_K$  if and only if for all  $u \in \mathbb{F}_2^n$  such that  $u \prec k$  for all  $k \in K$ 

$$\bigoplus_{x \in X} x^u = 0 \; ,$$

where  $u \prec k$  if and only if  $u \neq k$  and  $u_i \leq k_i$  for all  $i, 0 \leq i < n$ .

For further information on division property propagation and its encoding using MILP inequalities, we refer to [41]. However, we describe briefly a new technique for encoding division property propagation through the modular addition. Our technique is simpler and more compact than the one proposed by Sun *et al.* [36].

Addition Modulo  $2^{32}$ . The method by Sun *et al.* is based on expressing the modular addition as a Boolean circuit and applying the standard known encoding for XOR and AND operations. As a result, for each bit of a word at least 12 bit operations are produced. We propose a new simple method which requires only 2 *inequalities* per bit.

Our key idea is to compute the carry bits and the output bits in pairs using a  $3 \times 2$  bit look-up table. The division property propagation through this look-up table can be encoded using only 2 inequalities.

Consider an addition of two *n*-bit words  $a, b \in \mathbb{F}_2^n$  and let  $y = a \boxplus b \mod 2^n$ (recall that  $a_0$  denotes the most significant bit of  $a, a_{n-1}$  denotes the least significant bit of a, etc.). Define carry bits  $c_i, 0 \leq i < n$  as follows:  $c_{n-1} = 0$  and  $c_i = \operatorname{Maj}(a_{i+1}, b_{i+1}, c_{i+1})$  for  $-1 \leq i < n-1$ , where Maj is the 3-bit majority function. Then it is easy to verify that  $y_i = a_i \oplus b_i \oplus c_i$  for all  $0 \leq i < n$ . Full modular addition can be computed sequentially from i = n - 1 to i = 0. Let  $f : \mathbb{F}_2^3 \to \mathbb{F}_2^2$  be such that  $f(a, b, c) = (\operatorname{Maj}(a, b, c), a \oplus b \oplus c)$ , then we can write

$$(c_{i-1}, y_i) = f(a_i, b_i, c_i),$$

for all  $0 \leq i < n$ . The lookup table of f is given in Table 4. Note that no bits are copied in the sequential computation process. It follows that the division property propagation can be encoded directly by encoding n sequential applications of f (using the S-Box encoding methods by Xiang *et al.* [41]). Finally, an additional constraint is needed to ensure that the resulting division property is not active in the bit  $c_{-1}$ .

The division property propagation table is given in Table 5. This table can be characterized by the two following integer inequalities:

$$\begin{cases} -a - b - c + 2c' + y &\ge 0, \\ a + b + c - 2c' - 2y &\ge -1, \end{cases}$$

where  $a, b, c \in \mathbb{Z}_2$  correspond to the values of the input division property and  $c', y \in \mathbb{Z}_2$  correspond to the values of the output division property. In our experiments, these two inequalities applied for each bit position generate precisely the correct division property propagation table of the addition modulo  $2^n$  for n up to 7. There are a few redundant transitions, but they do not affect the result.

An alternative to MILP-solvers that is used for division property analysis are SMT-solvers. To facilitate this alternative method, we characterize the division property propagation table of f by four Boolean propositions (obtained by

| input | output | input | output |
|-------|--------|-------|--------|
| 000   | 00     | 100   | 01     |
| 001   | 01     | 101   | 10     |
| 010   | 01     | 110   | 10     |
| 011   | 10     | 111   | 11     |
|       |        |       |        |

**Table 4.** Look-up table of *f*.

**Table 5.** Division property propagation table of f.

enumerating all possible outputs and constraining respective inputs):

| 1 | $c' \wedge y$          | $\Rightarrow$ | $a \wedge b \wedge c,$                                      | $\triangleright \ a=b=c=1$             |
|---|------------------------|---------------|-------------------------------------------------------------|----------------------------------------|
| J | $\neg c' \land \neg y$ | $\Rightarrow$ | $\neg a \land \neg b \land \neg c,$                         | $\triangleright \ a=b=c=0$             |
| Ì | $\neg c' \wedge y$     | $\Rightarrow$ | $(a\oplus b\oplus c)\wedge (\neg a\vee \neg b),$            | $\triangleright \ a+b+c=1$             |
|   | $c' \wedge \neg y$     | $\Rightarrow$ | $(a \lor b \lor c) \land (\neg a \lor \neg b \lor \neg c).$ | $\triangleright \ 1 \leq a+b+c \leq 2$ |

We used this representation together with the Boolector SMT-solver [32] (version 3.1.0) to verify our results.

Finally, we note that subtraction modulo  $2^n$ , used in the inverse of Alzette, is equivalent to the addition with respect to the division property propagation in our method. Indeed, let  $f' : \mathbb{F}_2^3 \to \mathbb{F}_2^2$ ,

$$f'(a, b, c) = (c', y) = ([a - b - c < 0], a \oplus b \oplus c),$$

where the first coordinate of f' computes the subtraction carry bit. It is in fact equivalent to the first coordinate of f (the majority function) up to XOR with constants:

$$[a-b-c<0] = [a+(1-b)+(1-c)<2]$$
  
= 1 - [a+(1-b)+(1-c) \ge 2] = 1 \operpsilon f\_0(a, 1 \operpsilon b, 1 \operpsilon c).

We conclude that f' has the same division property propagation table as f and thus division property propagation using our method is the same for modular addition and subtraction.

Division Property Propagation in Alzette. First, we evaluated the general algebraic degree of the ARX-box structure based on the division property. The 5<sup>th</sup> and 6<sup>th</sup> rounds rotation constants were chosen as the 1<sup>st</sup> and 2<sup>nd</sup> rounds rotation constants respectively, as this will happen when two Alzette instances will be chained. The inverse ARX-box structure starts with 4<sup>th</sup> round rotation constants, then 3<sup>rd</sup>, 2<sup>nd</sup>, 1<sup>st</sup>, 4<sup>th</sup>, etc. The minimum and maximum degree among coordinates of the ARX-box structure and its inverse are given in Table 6 Even though these are just upper bounds, we expect that they are close to the actual values, as the division property was shown to be rather precise [39]. Thus, the Alzette structure may have full degree in all its coordinates, but the inverse of an Alzette instance has a coordinate of degree 46.

The block-based division property of Alzette is such that, for any  $1 \le k \le 62$ ,  $\mathcal{D}_k^{64}$  maps to  $\mathcal{D}_1^{64}$  after two rounds, and  $\mathcal{D}_{63}^{64}$  maps to  $\mathcal{D}_2^{64}$  after two rounds and to  $\mathcal{D}_1^{64}$  after three rounds. The same holds for the inverse of an Alzette instance.

**Table 6.** The upper bounds on the minimum and maximum degree of the coordinates of Alzette and its inverse.

| Rounds     | 1                                      | 2                                       | 3                                       | 4        | Inverse rounds | 1                                      | 2         | 3                                       | 4                                       |
|------------|----------------------------------------|-----------------------------------------|-----------------------------------------|----------|----------------|----------------------------------------|-----------|-----------------------------------------|-----------------------------------------|
| min<br>max | $\begin{vmatrix} 1\\ 32 \end{vmatrix}$ | $\begin{array}{c} 10 \\ 62 \end{array}$ | $\begin{array}{c} 42 \\ 63 \end{array}$ | 63<br>63 | $\min_{\max}$  | $\begin{vmatrix} 1\\ 32 \end{vmatrix}$ | $2 \\ 62$ | $\begin{array}{c} 32 \\ 63 \end{array}$ | $\begin{array}{c} 46 \\ 63 \end{array}$ |

The longest integral characteristic found with bit-based division property is for the 6-round ARX-box, where the input has 63 active bits and the inactive bit is at the index 44 (i.e., there are 44 active bits from the left and 19 active bits from the right), and in the output 16 bits are balanced:

input active bits:

The inactive bit can be moved to indexes 45, 46, 47, 48 as well, the balanced property after 6 round stays the same. For the 7-round ARX-box we did not find any integral distinguishers.

For the inverse ARX-box, the longest integral characteristic is for 5 rounds:

input active bits:

For the ARX-box inverse with 6-rounds we did not find any integral characteristic.

As a conclusion, even though a single Alzette instance has integral characteristics, for two chained Alzette instances there are no integral characteristics that can be found using the state-of-the-art division property method.

*Experimental Algebraic Degree Lower Bound.* The modular addition is the only non-linear operation in Alzette. Its algebraic degree is 31 and thus, in each 4-round Alzette instance, there must exist some output bits of algebraic degree at least 32.

We experimentally checked that, for each instance  $A_{c_i}$  with  $c_i$  as in Eq. (1), the algebraic degree of *each* output bit is at least 32. In particular, for each output bit we found a monomial of degree 32 that occurs in its ANF. Note that for checking whether the monomial  $\prod_{i=0}^{m-1} x_{i_m}$  occurs in the ANF of a Boolean function f one has to evaluate f on  $2^m$  inputs.

## 3.4 Invariant Subspaces

Invariant subspace attacks were considered in [26]. For the round constants used in Sparkle, using a similar "to and fro" method from [13, 33], we searched for an affine subspace that is mapped by an Alzette instance  $A_{c_i}$  to a (possibly different) affine subspace of the same dimension. We could not find any such subspace of nontrivial dimension.

Note that the search is randomized so it does not result in a proof. As an evidence of the correctness of the algorithm, we found many such subspace trails for all 2-round reduced ARX-boxes, with dimensions from 56 up to 63. For example, let A denotes the first two rounds of  $A_{c_0}$ . Then for all  $l, r, l', r' \in \mathbb{F}_2^{32}$  such that A(l, r) = (l', r'), it holds that

$$\begin{aligned} (l_{29}+r_{21}+r_{30})(l_{30}+r_{31})(l_{31}+r_0)(r_{22})(r_{23}) &= \\ (l_4'+r_{21}')(l_5'+r_{22}')(l_6'+r_{23}')(l_{28}'+l_{30}'+l_{31}'+r_{13}'+1)(l_{29}'+l_{31}'+r_{14}'). \end{aligned}$$

This equation defines a subspace trail of constant dimension 59.

#### 3.5 Nonlinear Invariants

Nonlinear invariant attacks were considered recently in [38] to attack lightweight primitives. For the round constants used in SPARKLE, using linear algebra, we experimentally verified that for any ARX-box  $A_{c_i}$  and any non-constant Boolean function f of degree at most 2, the compositions  $f \circ A_{c_i}$  and  $f \circ A_{c_i}^{-1}$  have degree at least 10:

$$\forall f \colon \mathbb{F}_2^{64} \to \mathbb{F}_2, 1 \le \deg(f) \le 2, \quad \deg(f \circ A_{c_i}) \ge 10, \deg(f \circ A_{c_i}^{-1}) \ge 10,$$

and for functions f of degree at most 3, the compositions have degree at least 4:

$$\forall f \colon \mathbb{F}_2^{64} \to \mathbb{F}_2, 1 \le \deg(f) \le 3, \quad \deg(f \circ A_{c_i}) \ge 4, \deg(f \circ A_{c_i}) \ge 4.$$

In particular, any  $A_{c_i}$  has no cubic invariants. Indeed, a cubic invariant f would imply that  $f \circ A_{c_i} + \varepsilon = f$  is cubic (for a constant  $\varepsilon \in \mathbb{F}_2$ ). The same holds for the inverse of any ARX-box  $A_{c_i}$ .

By using the same method, we also verified that there are no quadratic equations relating inputs and outputs of any  $A_{c_i}$ . However, there are quadratic equations relating inputs and outputs of 3-round reduced versions of each  $A_{c_i}$ .

#### 3.6 Summary of the Properties of Alzette

Our experimental results validate our theoretical analysis of the properties of Alzette: in practice, the differential and linear trail probabilities (resp., absolute correlations) are as predicted. In the case of differential probabilities, the clustering is minimal. While it is not quite negligible in the linear case, our estimates remain very close to the quantities we measured experimentally.

The diffusion is fast: all output bits depend on all input bits after a single call of Alzette – though the dependency may be sometimes weak. After a double call of Alzette, diffusion is of course complete. More formally, as evidenced by our analysis of the division property, no integral distinguisher exist in this case.

While the two components have utterly different structures, Alzette has similar properties to one round of AES and the double iteration of Alzette to the AES super-S-box (see Table 7). The bounds for the (double) ARX-box come from Table 2. For the AES, the bounds for a single rounds are derived from the properties of its S-box, so its maximum differential probability is  $4/256 = 2^{-6}$  and its maximum absolute linear correlation is  $2^{-3}$ . For two rounds, we raise the quantities of the S-box to the power 5 because the branching number of the MixColumn operation is 5,

 Table 7. A comparison of the properties of Alzette with those of the AES with a fixed
 key. MEDCP denotes the maximum expected differential trail probability and MELCC

 denotes the maximum expected absolute linear trail correlation.
 Interval of the trail of the trail probability and MELCC

|                                         | MEDCP                         | MELCC                  |
|-----------------------------------------|-------------------------------|------------------------|
| Alzette<br>AES S-box layer              | $2^{-6} 2^{-6}$               | $2^{-2}$<br>$2^{-3}$   |
| Double Alzette<br>AES super S-box layer | $\frac{\le 2^{-32}}{2^{-30}}$ | $2^{-17}$<br>$2^{-15}$ |

These experimental verifications were enabled by our use of a key-less structure. For a block cipher, we would need to look at all possible keys to reach the same level of confidence.

## 4 Implementation Aspects

### 4.1 Software Implementations

Alzette was designed to provide good security bounds, but also efficient implementation. The rotation amounts have been carefully chosen to be a multiple of eight bits or one bit from it. On 8 or 16 bit architectures these rotations can be efficiently implemented using move, swap, and 1-bit rotate instructions. On ARM processors, operations of the form  $z \leftarrow x < op > (y \ll \ell)$  can be executed with a single instruction in a single clock cycle, irrespective of  $\ell$ .

Alzette itself operates over two 32-bit words of data, with an extra 32-bit constant value. This allows the full computation to happen in-register in AVR, MSP and ARM architectures, whereby the latter is able to hold at least 4 Alzette instances entirely in registers. This in turn reduces load-store overheads and contributes to the performance of a primitive calling Alzette.

The consistency of operations allows one to either focus on small code size (by implementing the parallel Alzette instances in a substitution layer in a loop), or on architectures with more registers, execute two or more instances to exploit instruction pipelining. This consistency of operations also allows some degree of parallelism, namely by using Single Instruction Multiple Data (SIMD) instructions. SIMD is a type of computational model that executes the same operation on multiple operands. Due to the layout of Alzette, an SIMD implementation can be created by packing  $x_0 \ldots x_{n_b}$ ,  $y_0 \ldots y_{n_b}$ , and  $c_0 \ldots c_{n_b}$  each in a vector register. That allows 128-bit SIMD architectures such as NEON to execute four Alzette instances in parallel, or even eight instances when using x86 AVX2 instructions.

Table 8. Execution time (in clock cycles) and codes size (in bytes) of Alzette.

| Platform             | Execution time | Code size |
|----------------------|----------------|-----------|
| 8-bit AVR ATmega128  | 78             | 156       |
| 32-bit ARM Cortex-M3 | 12             | 48        |

Table 8 summarizes the execution time and code size of Alzette on an 8-bit AVR and a 32-bit ARM Cortex-M3 micro-controller. The assembler implementation of Alzette for the latter architecture consists of 12 instructions, which take 12 clock cycles to execute. The actual code size of Alzette may be less than 48 bytes since the Cortex-M3 supports Thumb2, which means some simple instructions can be only 16 bits long. However, whether an instruction is 16 or 32 bits long depends, among other things, on the register allocation. Our ARM implementation assumes that the two 32-bit branches of Alzette and the round constant are already in registers and not in memory, which is a reasonable assumption since the register file of a Cortex-M3 is big enough to accommodate a few instances of Alzette together with a few round constants.

The situation is a bit different for 8-bit AVR. The arithmetic/logical operations of Alzette amount to 78 instructions altogether, each of which executes in a single cycle, i.e. 78 clock cycles in total. Each of the used instructions has a length of 2 bytes, yielding a code size of 156 bytes. However, in contrast to ARM, we can not take it for granted that the whole state of a cipher fits into the register file of an AVR micro-controller, which means the load and store operations should be considered when evaluating the execution time. Loading a byte from RAM takes 2 cycles, while loading a byte from flash (e.g. for the round constants) requires 3 cycles. Storing a byte in RAM takes also 2 cycles. Consequently, when taking all loads/stores into account (including the loading of a round constant from flash), the execution time increases from 78 to 122 cycles and the code size from 156 to 196 bytes.

### 4.2 Hardware Implementations

A hardware implementation can, for example, use a 32-bit ALU that is able to execute the following set of basic arithmetic/logical operations: 32-bit XOR, addition of 32-bit words, and rotations of a 32-bit word by four different amounts, namely 16, 17, 24, and 31 bits. Since there are only four different rotation amounts, the rotations can be simply implemented by a collection of 32 4-to-1 multiplexers. There exist a number of different design approaches for a 32-bit adder; the simplest variant is a conventional Ripple-Carry Adder (RCA) composed of 32 Full Adder (FA) cells. RCAs are very efficient in terms of area requirements, but their delay increases linearly with the bit-length of the adder. Alternatively, if an implementation requires a short critical path, the adder can also take the form of a Carry-Lookahead Adder (CLA) or Carry-Skip Adder (CSA), both of which have a delay that grows logarithmically with the word size. On the other hand, when reaching small silicon area is the main goal, one can "re-use" the adder for performing XOR operations. Namely, an RCA can output the XOR of its two inputs by simply suppressing the propagation of carries, which requires an ensemble of 32 AND gates. In summary, a minimalist ALU consists of 32 FA cells, 32 AND gates (to suppress the carries if needed), and 32 4-to-1 multiplexers (for the rotations). To minimize execution time, it makes sense to combine the addition (resp. XOR) with a rotation into a single operation that can be executed in a single clock cycle.

# 5 Alzette as a Building Block

Alzette is at the core of two families of lightweight algorithms that are among the second round candidates of the NIST lightweight cryptography standardization process, namely the hash functions ESCH and the authenticated ciphers with associated data SCHWAEMM (submission SPARKLE [8]). In this section, we show that it can also be used to easily construct block ciphers. This approach is flexible: combining Alzette with simple linear layers, we can simply build step functions operating on 64-, 128- and 256-bit blocks. We explain this approach and analyze the security of its result in Sect. 5.1. Specific instances are then given in Sect. 5.2, namely the 64-bit lightweight block cipher CRAX, and the 256-bit tweakable block cipher TRAX.

### 5.1 Skeletons for a Family of (Tweakable) Block Ciphers

Our approach relies on the long trail strategy pioneered by the designers of SPARX [19], and which was then used to build sLiSCP [3], sLiSCP-light [4] as well as the NIST lightweight candidates using them (SPIX [2], SPOC [1], SPARKLE [8]). Provided that the round function allows its use, this method provides a simple algorithm for bounding the probability of differential and linear trails. To achieve this, we loop over all possible truncated trails, and bound the probability of all differential (resp. linear) trails that conform to the truncated trail using the differential (resp. linear) bounds of the employed S-box, including those for multiple iterations when relevant. In all the algorithms listed above, variants of the Feistel structure have been applied because such round functions lend themselves well to such an analysis.

It is simple to adapt this framework to the design of Alzette-based block ciphers. Furthermore, the structure of a long trail argument allows for an efficient algorithm bounding the probability of *related-tweak* differentials.<sup>6</sup> Indeed, in our

<sup>&</sup>lt;sup>6</sup> Note that, in a related-tweak differential, we allow non-zero input differences not only in the plaintext, but also in the tweak value. This is because the attacker can choose the tweak, i.e., he has access to an encryption oracle for the cipher instantiated with a tweak T and a (random) key K and to an encryption oracle for a cipher instantiated with tweak  $T \oplus \Delta$  and key K, where  $\Delta$  can be freely chosen.

case, the S-box used is 64 bit wide. Thus, the number of bits needed to describe a truncated differential in a given internal state is very small, only 4 suffice for a block size of 256 bits. Besides, the use of a Feistel structure implies that half of these bits are mere copies of the ones in the previous round. As a consequence, the total number of truncated trails that must be considered is low.

It also implies that the impact of a tweak difference is manageable: if the tweak difference activates a previously inactive S-box then its presence does not increase the number of truncated trails. On the other hand, a possible cancellation merely multiplies the number of possible trails by 2. An algorithm enumerating all related-tweak truncated trails such that the probability of all differential trails that conform to them is below a given threshold, is therefore easy to write and is efficient. In fact, our straight-forward Python implementation returned all the results needed for this paper in a matter of seconds at worst. Large S-boxes such as Alzette are therefore very convenient building blocks to construct tweakable block ciphers with strong security arguments.



**Fig. 2.** The round functions of TRAX-S, TRAX-M, and TRAX-L, respectively.  $\ell'(z_1, z_2, z_3, z_4) = (z_4, z_3 \oplus z_4, z_2, z_1 \oplus z_2)$ , where  $z_i$  are 16-bit words. The tweak is added only in odd steps.

Below, we present three Alzette-based (tweakable) block cipher structures for which we provide upper bounds on the probability of the best differential trail in both the single-key and the related-tweak setting. Of course, we also investigate other attacks. The "S", "M" and "L" versions operate on 64, 128 and 256 bits respectively and their round functions are depicted in Fig. 2 (pseudo-code is provided in the full version). Their properties are summarized in Table 9:

- $-r_e(c)$  rounds are needed to prevent the existence of known single-key distinguishers with a data complexity upper bounded by  $2^c$  in total,
- $-r_e^T(c)$  rounds are needed to prevent the existence of known related-tweak distinguishers with a data complexity upper bounded by  $2^c$  in total (possibly spread across multiple tweak values), and

 $-r_d$  rounds are needed in order for all the bits of the state to depend on all the bits of the key.

For example, if the best single-key differential trail with a probability above  $2^{-n}$  covers r rounds, then  $r_e \ge r+1$ . It is assumed that n-bit subkeys are used.

It is assumed that there is no tweak schedule, i.e. that the tweak is simply xored in the same part of the state each time it is added. As discussed below, we found that the security level was higher when this addition occurred every second step. The motivation for this simple tweak-schedule is simple: the tweak is expected to change far more often than the key, so using a trivial tweak-schedule will improve the performances of our algorithms.

Of course, we can set the tweak to a constant (e.g. 0) and obtain a tweakless "regular" block cipher.<sup>7</sup> For the skeleton structures, we do not specify key schedules and leave it to cipher designers to come up with appropriate ones for their use cases. Related-key and related-tweak security will of course depend on the specifics of the key schedule chosen. We present concrete ciphers using these structures in Sect. 5.2 (along with their key schedules). Our best distinguishers against the various versions of our step function are summarized in Table 10. Related-tweak integral cryptanalysis is given in the full version of this paper.

| Version | n   | T   | $r_d$ | $r_e$ | $r_e^T(n)$ | $r_e^T(n/2)$ |
|---------|-----|-----|-------|-------|------------|--------------|
| S       | 64  | 64  | 2     | 5     | 8          | 4            |
| Μ       | 128 | 64  | 2     | 7     | 11         | 6            |
| L       | 256 | 128 | 3     | 10    | 16         | 9            |

Table 9. The properties of the different (tweakable) round functions.

The S Version. It operates on 64 bits, meaning that it simply consists in iterating Alzette, interleaving it with key additions. The tweak is XORed every second step as it allows to ensure that at least one double Alzette is active during 4 steps. Thus, 8 steps are sufficient to prevent related-tweak differential distinguishers with a data complexity of  $2^{64}$ . If we remove the tweak then we need 4 steps to argue the absence of differential distinguishers.

We start adding the tweak at the beginning of step 1 and not step 0 as it could otherwise trivially be cancelled out with chosen plaintexts.

As we saw in Sect. 3.2, linear distinguishers are in practice less predictable than differential ones. In particular, they exhibit some key-sensitivity that we did not observe in the differential case. As our bound for 4 steps is at the edge of being exploitable  $(2^{-34})$ , a small key-dependent deviation may allow 4-step distinguishers. As a consequence, we consider that 5 steps are needed to prevent linear distinguishers. Note that, allowing related tweaks does not give an advantage when looking for linear distinguisher, as established by Kranz et al. [24].

<sup>&</sup>lt;sup>7</sup> We do *not* consider related-cipher attacks between the obtained block cipher and the corresponding tweakable block cipher.

**Table 10.** The number of steps  $r_e(i)$  needed for the S, M and L step functions to prevent various distinguishers with a data complexity of at most  $2^i$ . "RT" stands for "related-tweak" where the tweak is added in every odd step. As  $r_e(n/2) \leq r_e(n)$ , we use the latter if the former is not known and use "<sup>†</sup>". For comparison, we give  $r_e(i)$  for the **AES** using that achieves 25 active S-boxes in any non-trivial 4-round (differential or linear) trail and plugging in the bounds for its S-box provided in Table 7.

|         | Distinguisher       | Differential                         | Linear                                 | Imp. diff.                                      | RT differential |
|---------|---------------------|--------------------------------------|----------------------------------------|-------------------------------------------------|-----------------|
| S       | $r_e(n) \ r_e(n/2)$ | $\begin{vmatrix} 4\\2 \end{vmatrix}$ | $\frac{5}{3}$                          | $2 2^{\dagger}$                                 | 8<br>4          |
| М       | $r_e(n) \ r_e(n/2)$ | 74                                   | 7 $4$                                  | ${4 \atop 4^\dagger}$                           | 11<br>6         |
| AES-128 | $r_e(n) \ r_e(n/2)$ | 4 4                                  | 4<br>4                                 | $5\\5^{\dagger}$                                |                 |
| L       | $r_e(n) \ r_e(n/2)$ | 10<br>5                              | $\begin{array}{c} 10 \\ 6 \end{array}$ | $\begin{array}{c} 4 \\ 4^{\dagger} \end{array}$ | 16<br>9         |

The security against integral attacks and other attacks that would exploit a slow diffusion (like impossible differential attacks) also follows directly from our analysis of Alzette: our best integral distinguisher relies on the bit-based division property and covers only 6 rounds of Alzette, i.e. 1.5 steps. Extending it backwards, we can obtain at most an 11-round zero-sum distinguisher, i.e. one that covers 2.75 steps. Thus, 3 steps are sufficient to prevent them. Since we have full diffusion in one step, there cannot be an impossible differential found via a miss-in-the-middle that covers 2 steps.

Assuming that the key schedule uses statistically independent key bits in even and odd steps, we need only  $r_d = 2$  steps to ensure that all bits depend (although possibly weakly) on all key bits. This result, along with all the distinguishers we investigated for this step function, are summarized in Table 10.

The *M* Version. In order to operate on 128 bits, we use a simple Feistel round as the linear layer that maps (x, y) to  $(y \oplus x, x)$ . This structure ensures long trails. To further foster the existence of long trails, we only XOR the tweak on half of the state, namely at the input of the Alzette instance which is always doubled due to the structure of the linear layer.

We have found using our long trail argument implementation that the best frequency for adding a tweak corresponds to an addition every second round (as for the S version). A smaller or larger number of steps between tweak additions would lead to worse differential bounds. As in the S version, we start adding the tweak at the beginning of step 1.

A long trail argument shows that differential and linear distinguishers become infeasible when the number of steps is at least equal to 7. Unlike in the S version, trail clustering is less of a concern here. Indeed, we observed the clustering within one Alzette to be minimal, and unlike in the S version, the linear masks are constrained in each step by the presence of the linear layer. It is not sufficient for the input and output masks of a double Alzette to be identical: in order to leverage clustering, we now need that the mask at the end of the first Alzette call is the same in all trails as well.

In the related-tweak setting, there could exist differential trail covering more than 7 steps with usable probabilities but none covering 11 steps (or more). If we restrict ourselves to attack with a data complexity at most equal to  $2^{64}$  then no useful related-tweak trail can cover more than 6 steps.

This step function employs a Feistel structure with a bijective Feistel function but the well known 5-round impossible differential identified by Knudsen [23] cannot be used here. Indeed, our non-linear permutation (Alzette) is applied on both branches in each round, thus breaking the pattern used by this distinguisher. In fact, the best impossible differential we can find only covers 4 steps: the probability of the transition  $(0, \delta) \rightsquigarrow (\Delta, \Delta)$  is equal to 0 for any non-zero 64-bit differences  $\delta$  and  $\Delta$ . It needs about  $2^{32}$  chosen plaintexts to be exploited.

Since the key is of the same size as the block, the number of rounds needed for diffusion of the key material is the number of rounds needed all state bits to impact the whole state. In this case, it is  $r_d = 2$ .

The L Version. This round function operates on 256-bit using 4 Alzette instances in parallel. The round key is added in the full state. The best frequency for adding the tweak is every second step, for the same reason as for the M version: changing this frequency leads to worse differential bounds in the related-tweak setting.

This round function is similar to the one of SPARKLE: a lot of the cryptanalysis performed for this algorithm directly carries over (see [8]). In particular, the type of attacks for which we need the largest number of steps to prevent the existence of distinguishers is indeed the linear one in the single-tweak setting.

As for the M version, the number of rounds needed for diffusion of the key is the number needed for all state bits to impact the whole state. Here, it is  $r_d = 3$ .

### 5.2 Recommended Instances

*Choosing the Number of Steps.* In order to evaluate the number of steps needed to build a secure cipher, we observed that attacks against block ciphers are usually constructed using a specific distinguisher against a round-reduced version of the algorithm. Then, rounds are added at the top and at the bottom using key guesses. As a consequence, we used the following heuristic.

**Heuristic** (Number of rounds). Suppose that a block cipher round function is such that:

- $r_e$  rounds are needed to prevent the existence of known (and relevant) distinguishers, and
- $r_d$  rounds are needed in order for all the bits of the state to depend on all the bits of the key.

Then, we suggest using a number of rounds equal to  $H_{\eta} = \lceil 2r_d + (1+\eta)r_e \rceil$ , where  $\eta$  is a security factor intended to take into account possible improvements of the relevant distinguishers.

This method is heuristic as it is impossible to foresee how the best distinguishers will be improved, if at all. At the same time, we think it makes more sense than an approach based e.g. on simply doubling the number of rounds needed to prevent known distinguisher since it takes into account the actual structure of the attacks known. Our restriction to "relevant" distinguisher allows for example designers to discard related-key distinguisher if those are not relevant for their design. On the other hand, in our case, we consider related-tweak distinguishers to be relevant. In our definition of  $r_d$ , we assume that the diffusion is equally fast in the forward and in the backward direction.

A Lightweight Block Cipher. We can use our round function to build CRAX-S-10, a lightweight block cipher operating on 64-bit using a 128-bit key intended for the most constrained micro-controllers. We claim that it provides 128 bits of security in the single-key setting. A reference implementation is provided in the full version. We used a security factor  $\eta = 0.2$ , so that the total number steps corresponds to  $10 = [2 + 2 + r_e \times 1.2]$ .

Our cipher uses a tweakless instance of the S step function described above. Since the step function has good diffusion and since we do not aim for relatedkey security, we use a very simple key schedule: the 64-bit round key  $k_i$  used at the beginning of step *i* is simply  $k_i = K_i \mod_2 \oplus i$ , where the master key is  $(K_0, K_1)$ . As there is no tweak, we do not need to worry about a bad interaction between tweak and key.

In order to prevent slide properties, we use the step counter in combination with a reduction of the number of round constants: instead of using all 8 of them, we only use 5. That way, in the first half of the cipher the steps involve  $c_i$  and  $K_{i \mod 2}$  while in the second half they use  $c_i$  and  $K_{(i+1) \mod 2}$ . For other attacks, the security of CRAX-S-10 follows directly from our analysis of Alzette.

CRAX-S-10 is a very lightweight block cipher, arguably one of the the lightest ever reported in the literature when it comes to micro-controller implementations. The code size, RAM consumption, and execution time of CRAX-S-10 on an 8-bit AVR and a 32-bit ARM Cortex-M3 micro-controller are summarized in Table 11, along with those of SPECK-64/128 [7]. We obtained the results for SPECK from the best implementations contained in the FELICS project [18], namely the implementation "03" for ARM Cortex-M3 and the implementation "06" for the AVR architecture.<sup>8</sup> As SPECK has the best performances across micro-controllers, it serves as a good benchmark for comparison.

The ARM implementation of CRAX we benchmarked is the optimized C code included in the full version of this paper. Encrypting a single 64-bit block on a Cortex-M3 takes 239 cycles (including function-call overhead), and the decryption has exactly the same execution time. For comparison, SPECK-64/128 encrypts and decrypts at a rate of 184 and 254 cycles per block, respectively. However, since SPECK needs first to run its key schedule, CRAX-S-10 encryption

<sup>&</sup>lt;sup>8</sup> The source code of these SPECK implementations and the complete benchmarking results are available on the CryptoLux wiki at http://www.cryptolux.org/index.php/ FELICS\_Block\_Ciphers\_Detailed\_Results ("Scenario 0").

|                           |                 | Enc. 64-bit  |             |                          | Dec. 64-bit |             |                | Key schedule                        |                                         |                                         |
|---------------------------|-----------------|--------------|-------------|--------------------------|-------------|-------------|----------------|-------------------------------------|-----------------------------------------|-----------------------------------------|
|                           |                 | ROM          | RAM         | Time                     | ROM         | RAM         | Time           | ROM                                 | RAM                                     | $\operatorname{Time}$                   |
| 32-bit ARM<br>(Cortex-M3) | Speck<br>Crax-S | $340 \\ 196$ | $132 \\ 36$ | $     184 \\     239   $ | 448<br>202  | $132 \\ 36$ | $254 \\ 239$   | $\begin{array}{c} 48\\0\end{array}$ | $\begin{array}{c} 132 \\ 0 \end{array}$ | $\begin{array}{c} 514 \\ 0 \end{array}$ |
| 8-bit AVR<br>(ATmega128)  | Speck<br>Crax-S | $542 \\ 584$ | $132 \\ 20$ | $997 \\ 1257$            | 706<br>582  | $132 \\ 20$ | $1139 \\ 1249$ | 178<br>0                            | 132<br>0                                | 1401<br>0                               |

**Table 11.** A comparison of our implementation of CRAX-S-10 with SPECK-64/128. RAM and ROM consumption are measured in bytes and the time for processing a 64-bit block is given in clock cycles.

is faster than SPECK for short messages of up to 9 blocks (i.e. 72 bytes). The SPECK implementation occupies significantly more RAM than that of CRAX (mostly because of the round keys) and has a much smaller binary code size.

The results for the 8-bit AVR platform in Table 11 were both obtained with hand-written assembler implementations. When executed on an ATmega128 micro-controller, CRAX-S-10 is slower than SPECK-64/128 when we leave the key schedule aside, but is actually faster on short messages (up to 5 blocks). Similar to ARM, the round keys make SPECK significantly more RAM-demanding than CRAX. In terms of code size, the decryption CRAX is smaller than that of SPECK, while the encryption is slightly larger. However, when both functionalities are needed, CRAX consumes less code space than SPECK (including key schedule).

In summary, we can say that CRAX is at least as light as SPECK (lighter on ARM, comparable on AVR). Further, CRAX shines for short messages, which are common in real-world applications like simple challenge-response protocols for the authentication of RFID tags and other IoT devices.

A Wide Tweakable Block Cipher. We can build an efficient software-oriented 256-bit tweakable block cipher with a 256-bit key and a 128-bit tweak using TRAX-L-17 (pronounced "T-rax"). We claim related-tweak security as long as the total number of (x, T) queries to the encryption (or decryption) oracle for a given key k is at most equal to  $2^{128}$ . We do not make any claim in the related-key setting. A reference implementation is provided in the full version.

The motivation for this bound on the data complexity is simple: while an attacker may have tremendous computing power, it is impossible that they obtain this many plaintext/ciphertext pairs. Furthermore, the security of many modes of operations drops when the amount of queries reaches the birthday bound— $2^{128}$  in our case. Combining the fact that the best distinguisher in the related-tweak setting cannot cover 9 steps with the same security factor as CRAX-S-10 (namely  $\eta = 0.2$ ), we use  $[3 + 3 + 1.2 \times 9] = 17$  steps.

For the key schedule, we use a simple generalized Feistel structure to update the key state and thus derive  $k_{i+1} = F_i(k_i)$ , where  $k_0$  is the 256-bit master key and where  $P_i$  is  $\sigma \circ F_i$ , with  $\sigma(x_0, ..., x_7) = (x_1, x_2, x_3, x_4, x_5, x_6, x_7, x_0)$  and

$$F_i(x_0, x_1, x_2, x_3, x_4, x_5, x_6, x_7) = (x_0 + x_1 + c_{2i+1}, x_1, x_2 \oplus x_3 \oplus i, x_3, x_4 + x_5 + c_{2i}, x_5, x_6 \oplus x_7 \oplus (i \ll 16), x_7),$$

where the constant indices are taken modulo 8. This key schedule ensures that the key material undergoes some transformation so as to break potential patterns linking subkeys and tweak.

A tweakable block cipher lends itself well to a parallelizable mode of operation such as  $\Theta$ CB [25], a variant of OCB which saves its complex overhead needed to turn a regular block cipher into a tweakable one. Since our block size is equal to 256 bits, attacks relying on collisions obtained via the birthday paradox are nonissue with TRAX-L-17. Some modes such as the Synthetic Counter-in-Tweak [35] can retain a security level up to the birthday bound in case of nonce misuse. As suggested in [15], using a 256-bit block cipher can also help providing postquantum security in cases where the attacker is given a lot of power (e.g. if the primitive runs on a quantum computer).<sup>9</sup>

In summary, TRAX-L-17 can be used in SCT mode to provide 128 bits of security in case of nonce-misuse, and its large block size can frustrate some quantum attacks when used in the same mode as SATURNIN: it can be used to offer a very robust authenticated encryption. On a Cortex-M3 micro-controller, the generation of sub-keys takes 980 cycles and the encryption has an execution time of 2506 cycles (both results are based on a standard C implementation). For comparison, SATURNIN is more than two times slower on ARM (a detailed comparison can be found in the full version).

The use of 32-bit operations implies that it is possible to vectorize the computation of several parallel TRAX-L-17 instances on many platforms, meaning that its speed can be multiplied whenever e.g. AVX instructions are available.

## 6 Conclusion

Alzette is a component of a new kind, a wide S-box operating on 64 bits that can nevertheless be argued to provide strong security against many attacks. Because of its reliance on ARX operations with carefully chosen rotations, a constanttime implementation is both easy to write and very efficient on a wide class of processors and micro-controllers.

The NIST LWC submission SPARKLE [8] provides the first application of the Alzette S-box, but we showed that Alzette can also be used to design softwareefficient (tweakable) block ciphers on a variety of block lengths. A modified long-trail argument allows us to estimate the number of rounds needed to provide security with regard to (related-tweak) differential and linear attacks. We provided two concrete instances of this approach: the 64-bit block cipher CRAX and the 256-bit tweakable block cipher TRAX. Due to its very simple key schedule, CRAX is competitive compared to the block cipher SPECK: it consumes less

<sup>&</sup>lt;sup>9</sup> We remark that in several modes of operations, like  $\Theta$ CB, it is necessary to take care of domain separation. For instance, a few bits of the tweak can be reserved for this purpose. For example, the NIST lightweight AEAD candidate SKINNY-AEAD [10] simply dedicates one byte of the tweak for domain separation. Therefore, if a full 256-bit tweak needs to be exploited, a tweakable block cipher with a (slightly) larger tweak length of 256 + x would be beneficial.

RAM and is faster for short messages consisting of up to nine 64-bit blocks. On the other hand, the large block size of TRAX can be used to obtain strong security guarantees in settings where the attacker is quite powerful (nonce-misuse, quantum computing) while its use of a tweak eases the use of parallelizable modes of operation that can better leverage vector instructions.

Acknowledgements. Part of the work of Christof Beierle was funded by *Deutsche* Forschungsgemeinschaft (*DFG*), project number 411879806, and part of the work of Christof Beierle was performed while he was at the University of Luxembourg and funded by the SnT CryptoLux RG budget. Luan Cardoso dos Santos is supported by the Luxembourg National Research Fund through grant PRIDE15/10621687/SPsquared. Part of the work of Aleksei Udovenko was performed while he was at the University of Luxembourg and funded by the Fonds National de la Recherche Luxembourg (project reference 9037104). Part of the work by Vesselin Velichkov was performed while he was at the University of Luxembourg. The work of Qingju Wang is funded by the University of Luxembourg Internal Research Project (IRP) FDISC. The experiments presented in this paper were carried out using the HPC facilities of the University of Luxembourg [40] – see https://hpc.uni.lu.

# References

- 1. AlTawy, R., et al.: SpoC: an authenticated cipher. NIST round 2 lightweight candidate (2019). https://csrc.nist.gov/CSRC/media/Projects/lightweight-cryptography/documents/round-2/spec-doc-rnd2/spoc-spec-round2.pdf
- AlTawy, R., Gong, G., He, M., Mandal, K., Rohit, R.: SPIX: an authenticated cipher. NIST round 2 lightweight candidate (2019). https://csrc.nist.gov/CSRC/ media/Projects/lightweight-cryptography/documents/round-2/spec-doc-rnd2/ spix-spec-round2.pdf
- AlTawy, R., Rohit, R., He, M., Mandal, K., Yang, G., Gong, G.: sLiSCP: Simeckbased permutations for lightweight sponge cryptographic primitives. In: Adams, C., Camenisch, J. (eds.) SAC 2017. LNCS, vol. 10719, pp. 129–150. Springer, Cham (2018). https://doi.org/10.1007/978-3-319-72565-9\_7
- Altawy, R., Rohit, R., He, M., Mandal, K., Yang, G., Gong, G.: SLISCP-light: towards hardware optimized sponge-specific cryptographic permutations. ACM Trans. Embed. Comput. Syst. 17(4), 81:1–81:26 (2018)
- Barreto, P., Nikov, V., Nikova, S., Rijmen, V., Tischhauser, E.: Whirlwind: a new cryptographic hash function. Des. Codes Cryptogr. 56(2), 141–162 (2010). https:// doi.org/10.1007/s10623-010-9391-y
- Beaulieu, R., Shors, D., Smith, J., Treatman-Clark, S., Weeks, B., Wingers, L.: The SIMON and SPECK families of lightweight block ciphers. IACR Cryptology ePrint Archive 2013, 404 (2013). http://eprint.iacr.org/2013/404
- Beaulieu, R., Shors, D., Smith, J., Treatman-Clark, S., Weeks, B., Wingers, L.: The SIMON and SPECK block ciphers on AVR 8-bit microcontrollers. Cryptology ePrint Archive, Report 2014/947 (2014). http://eprint.iacr.org/2014/947
- 8. Beierle, C., et al.: SCHWAEMM and ESCH: lightweight authenticated encryption and hashing using the Sparkle permutation family. NIST round 2 lightweight candidate (2019). https://csrc.nist.gov/CSRC/media/Projects/lightweightcryptography/documents/round-2/spec-doc-rnd2/sparkle-spec-round2.pdf

- Beierle, C., et al.: The SKINNY family of block ciphers and its low-latency variant MANTIS. In: Robshaw, M., Katz, J. (eds.) CRYPTO 2016. Part II. LNCS, vol. 9815, pp. 123–153. Springer, Heidelberg (2016). https://doi.org/10.1007/978-3-662-53008-5\_5
- Beierle, C., et al.: SKINNY-AEAD and SKINNY-Hash. NIST round 2 lightweight candidate (2019). https://csrc.nist.gov/CSRC/media/Projects/lightweightcryptography/documents/round-2/spec-doc-rnd2/SKINNY-spec-round2.pdf
- Bernstein, D.J., et al.: GIMLI: a cross-platform permutation. In: Fischer, W., Homma, N. (eds.) CHES 2017. LNCS, vol. 10529, pp. 299–320. Springer, Cham (2017). https://doi.org/10.1007/978-3-319-66787-4\_15
- Biham, E., Shamir, A.: Differential cryptanalysis of DES-like cryptosystems. In: Menezes, A.J., Vanstone, S.A. (eds.) CRYPTO 1990. LNCS, vol. 537, pp. 2–21. Springer, Heidelberg (1991). https://doi.org/10.1007/3-540-38424-3\_1
- Biryukov, A., De Cannière, C., Braeken, A., Preneel, B.: A toolbox for cryptanalysis: linear and affine equivalence algorithms. In: Biham, E. (ed.) EUROCRYPT 2003. LNCS, vol. 2656, pp. 33–50. Springer, Heidelberg (2003). https://doi.org/10. 1007/3-540-39200-9\_3
- Biryukov, A., Velichkov, V., Corre, Y.L.: Automatic search for the best trails in ARX: application to block cipher speck. In: Peyrin [34], pp. 289–310
- Canteaut, A., et al.: Saturnin: a suite of lightweight symmetric algorithms for post-quantum security. NIST round 2 lightweight candidate (2019). https://csrc. nist.gov/CSRC/media/Projects/lightweight-cryptography/documents/round-2/ spec-doc-rnd2/saturnin-spec-round2.pdf
- Cheon, J.H., Takagi, T. (eds.): ASIACRYPT 2016. Part I. LNCS, vol. 10031. Springer, Heidelberg (2016). https://doi.org/10.1007/978-3-662-53887-6
- Dinu, D.: Efficient and secure implementations of lightweight symmetric cryptographic primitives. Ph.D. thesis, University of Luxembourg (2017). https://orbilu. uni.lu/handle/10993/33803
- Dinu, D., Corre, Y.L., Khovratovich, D., Perrin, L., Großschädl, J., Biryukov, A.: Triathlon of lightweight block ciphers for the Internet of things. J. Cryptogr. Eng. 9(3), 283–302 (2018). https://doi.org/10.1007/s13389-018-0193-x
- Dinu, D., Perrin, L., Udovenko, A., Velichkov, V., Großschädl, J., Biryukov, A.: Design strategies for ARX with provable bounds: Sparx and LAX. In: Cheon and Takagi [16], pp. 484–513
- Fu, K., Wang, M., Guo, Y., Sun, S., Hu, L.: MILP-based automatic search algorithms for differential and linear trails for speck. In: Peyrin [34], pp. 268–288
- Gueron, S., Johnson, S., Walker, J.: SHA-512/256. Cryptology ePrint Archive, Report 2010/548 (2010). http://eprint.iacr.org/2010/548
- 22. Gurobi Optimization, LLC: Gurobi optimizer reference manual (2018). http://www.gurobi.com
- 23. Knudsen, L.: Deal a 128-bit block cipher. NIST AES Proposal (1998)
- 24. Kranz, T., Leander, G., Wiemer, F.: Linear cryptanalysis: key schedules and tweakable block ciphers. IACR Trans. Symmetric Cryptol. **2017**(1), 474–505 (2017)
- Krovetz, T., Rogaway, P.: The software performance of authenticated-encryption modes. In: Joux, A. (ed.) FSE 2011. LNCS, vol. 6733, pp. 306–327. Springer, Heidelberg (2011). https://doi.org/10.1007/978-3-642-21702-9\_18
- Leander, G., Abdelraheem, M.A., AlKhzaimi, H., Zenner, E.: A cryptanalysis of PRINTCIPHER: the invariant subspace attack. In: Rogaway, P. (ed.) CRYPTO 2011. LNCS, vol. 6841, pp. 206–221. Springer, Heidelberg (2011). https://doi.org/ 10.1007/978-3-642-22792-9\_12

- Liu, Y., Wang, Q., Rijmen, V.: Automatic search of linear trails in ARX with applications to SPECK and Chaskey. In: Manulis, M., Sadeghi, A.-R., Schneider, S. (eds.) ACNS 2016. LNCS, vol. 9696, pp. 485–499. Springer, Cham (2016). https:// doi.org/10.1007/978-3-319-39555-5\_26
- 28. Liu, Z.: Automatic tools for differential and linear cryptanalysis of ARX ciphers. Ph.D. thesis, University of Chinese Academy of Science (2017). (in Chinese)
- Matsui, M.: Linear cryptanalysis method for DES cipher. In: Helleseth, T. (ed.) EUROCRYPT 1993. LNCS, vol. 765, pp. 386–397. Springer, Heidelberg (1994). https://doi.org/10.1007/3-540-48285-7\_33
- Matsui, M.: On correlation between the order of S-boxes and the strength of DES. In: Santis, A.D. (ed.) EUROCRYPT 1994. LNCS, vol. 950, pp. 366–375. Springer, Heidelberg (1995). https://doi.org/10.1007/BFb0053451
- Niels, F., et al.: The Skein hash function family. Submission to the NIST SHA-3 competition (round 3) (2010)
- Niemetz, A., Preiner, M., Biere, A.: Boolector 2.0 system description. J. Satisf. Boolean Model. Comput. 9, 53–58 (2014 (published 2015)). https://github.com/ boolector/boolector
- Patarin, J., Goubin, L., Courtois, N.: Improved algorithms for isomorphisms of polynomials. In: Nyberg, K. (ed.) EUROCRYPT 1998. LNCS, vol. 1403, pp. 184– 200. Springer, Heidelberg (1998). https://doi.org/10.1007/BFb0054126
- Peyrin, T. (ed.): FSE 2016. LNCS, vol. 9783. Springer, Heidelberg (2016). https:// doi.org/10.1007/978-3-662-52993-5
- Peyrin, T., Seurin, Y.: Counter-in-tweak: authenticated encryption modes for tweakable block ciphers. In: Robshaw, M., Katz, J. (eds.) CRYPTO 2016. Part I. LNCS, vol. 9814, pp. 33–63. Springer, Heidelberg (2016). https://doi.org/10. 1007/978-3-662-53018-4\_2
- 36. Sun, L., Wang, W., Wang, M.: Automatic search of bit-based division property for ARX ciphers and word-based division property. In: Takagi, T., Peyrin, T. (eds.) ASIACRYPT 2017. Part I. LNCS, vol. 10624, pp. 128–157. Springer, Cham (2017). https://doi.org/10.1007/978-3-319-70694-8\_5
- Todo, Y.: Structural evaluation by generalized integral property. In: Oswald, E., Fischlin, M. (eds.) EUROCRYPT 2015. Part I. LNCS, vol. 9056, pp. 287–314. Springer, Heidelberg (2015). https://doi.org/10.1007/978-3-662-46800-5\_12
- Todo, Y., Leander, G., Sasaki, Y.: Nonlinear invariant attack practical attack on full SCREAM, iSCREAM, and Midori64. In: Cheon, J.H., Takagi, T. (eds.) ASIACRYPT 2016. Part II. LNCS, vol. 10032, pp. 3–33. Springer, Heidelberg (2016). https://doi.org/10.1007/978-3-662-53890-6\_1
- Todo, Y., Morii, M.: Bit-based division property and application to Simon family. In: Peyrin [34], pp. 357–377
- Varrette, S., Bouvry, P., Cartiaux, H., Georgatos, F.: Management of an academic HPC cluster: the UL experience. In: Proceedings of the 2014 International Conference on High Performance Computing & Simulation (HPCS 2014), pp. 959–967. IEEE, Bologna, July 2014
- Xiang, Z., Zhang, W., Bao, Z., Lin, D.: Applying MILP method to searching integral distinguishers based on division property for 6 lightweight block ciphers. In: Cheon and Takagi [16], pp. 648–678