Abstract
A physical synthesis flow for data path circuits is proposed that integrates bit-slice tiling and gate size selection in traditional P&R tool, which outperforms traditional P&R tool in power and timing. This approach also reduces effort and multiple iterations of manual flow.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
References
Leveugle, R., Safinia, C., Magarshack, P., Sponga, L.: Data path implementation: bit-slice structure versus standard cells. In: Proc. of Euro ASIC 1992, pp. 83–88 (1992)
Ienne, P., Griessing, A.: Practical experiences with standard cell based data path design tools. Do we really need regular layouts? In: Proc. of DAC, pp. 396–401 (1998)
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2012 Springer-Verlag Berlin Heidelberg
About this paper
Cite this paper
Saun, V.S., Chatterjee, S., Arunachalam, A. (2012). Integrated Placement and Optimization Flow for Structured and Regular Logic. In: Rahaman, H., Chattopadhyay, S., Chattopadhyay, S. (eds) Progress in VLSI Design and Test. Lecture Notes in Computer Science, vol 7373. Springer, Berlin, Heidelberg. https://doi.org/10.1007/978-3-642-31494-0_41
Download citation
DOI: https://doi.org/10.1007/978-3-642-31494-0_41
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-642-31493-3
Online ISBN: 978-3-642-31494-0
eBook Packages: Computer ScienceComputer Science (R0)