Abstract
As discussed in previous chapters, 3D ICs require both pre-bond and post-bond testing to ensure stack yield. The goal of pre-bond testing is to ensure that only known good die (KGD) are bonded together to form a stack. Post-bond test ensures the functionality of the complete stack and screens for defects introduced in alignment and bonding.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
References
IEEE Std. 1500: IEEE Standard Testability Method for Embedded Core-Based Integrated Circuits. IEEE Press, New York, 2005.
E.J. Marinissen, J. Verbree, and M. Konijnenburg, “A Structured and Scalable Test Access Architecture for TSV-Based 3D Stacked ICs”, VLSI Test Symposium, 2010.
K. Puttaswamy and G. H. Loh, “The Impact of 3-Dimensional Integration on the Design of Arithmetic Units,” in IEEE International Symposium on Circuits and Systems, 2006.
K. Puttaswamy and G. H. Loh, “Thermal Herding: Microarchitecture Techniques for Controlling Hotspots in High-Performance 3D-Integrated Processors,” IEEE High Performance Computer Architecture, pp. 193–204, 2007.
45nm PTM LP Model. http://ptm.asu.edu/modelcard/LP/45nm_LP.pm Accessed January 2011.
K. Smith et al., “Evaluation of TSV and Micro-Bump Probing for Wide I/O Testing”, Proc. IEEE International Test Conference, pp. 1–10, 2011.
Open core circuits. http://www.opencores.org Accessed March 2012.
B. Noia and K. Chakrabarty, “Pre-bond Probing of TSVs in 3D Stacked ICs”, Proc. IEEE International Test Conference, pp. 1–10, 2011.
B. Noia, S. Panth, K. Chakrabarty and S. K. Lim, “Scan Test of Die Logic in 3D ICs Using TSV Probing”, accepted for publication in Proc. IEEE International Test Conference, pp. 1–8, 2012.
C.E. Leiserson and J.B. Saxe, “Optimizing Synchronous Systems”, Journal of VLSI Computing Systems, vol. 1, pp. 41–67, 1983.
G. De Micheli, “Synchronous Logic Synthesis: Algorithms for Cycletime Minimization”, IEEE Trans. Computer-Aided Design, vol. 10, pp. 63–73, 1991.
J. Monteiro, S. Devadas, and A. Ghosh, “Retiming Sequential Circuits for Low Power”, Proc. IEEE International Conference on CAD, pp. 398–402, 1993.
S. Dey and S. Chakradhar, “Retiming Sequential Circuits to Enhance Testability”, Proc. IEEE VLSI Test Symposium, pp. 28–33, 1994.
T.C. Tien, H.P. Su, and Y.W. Tsay, “Integrating Logic Retiming and Register Placement”, Proc. IEEE Intl. Conf. Computer-Aided Design, pp. 136–139, 1998.
O. Sinanoglu and V. D. Agrawal, “Eliminating the Timing Penalty of Scan”, Journal of Electronic Testing: Theory and Applications, vol. 29, Issue 1, pp. 103–114, 2013.
Nangate Open Cell Library. http://www.si2.org/openeda.si2.org/projects/nangatelib Accessed March 2012.
Author information
Authors and Affiliations
Rights and permissions
Copyright information
© 2014 Springer International Publishing Switzerland
About this chapter
Cite this chapter
Noia, B., Chakrabarty, K. (2014). Overcoming the Timing Overhead of Test Architectures on Inter-Die Critical Paths. In: Design-for-Test and Test Optimization Techniques for TSV-based 3D Stacked ICs. Springer, Cham. https://doi.org/10.1007/978-3-319-02378-6_6
Download citation
DOI: https://doi.org/10.1007/978-3-319-02378-6_6
Published:
Publisher Name: Springer, Cham
Print ISBN: 978-3-319-02377-9
Online ISBN: 978-3-319-02378-6
eBook Packages: EngineeringEngineering (R0)