Abstract
Designing high-speed flash ADCs in a deep submicron technology requires optimized architectures and building blocks. In this chapter, the design of a high-speed 8 bit converter is presented, following the discussion of analog pre-processing techniques necessary to reduce the power consumption and input capacitance of the converter. Three analog preprocessing techniques will be described, two of which will be used in the design of the 8-bit converter. The systematic design of an 8-bit interpolating/averaging converter will then be described and experimental results will be presented.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Preview
Unable to display preview. Download preview PDF.
References
M. Choi and A. Abidi, “A 6-Bit 1.3-gsample/s Flash ADC in 0.35 urn CMOS”, IEEE Journal of S olid-State Circuits, vol. SC-36, no. 12, pp. 1847–1858, December 2001.
T. Brooks and al., “A 16b Sigma-Delta Pipeline ADC with 2.5 mhz Output Data Rate”, in Proceedings International Solid-State Circuits Conference, Feb. 1997, pp. 404-405.
K. Bult and A. Buchwald, “An embedded 240-mw 10-bit 50MS/s CMOS ADC in 1 mm 2”, IEEE Journal of Solid-State Circuits, vol. 21, no. 12, pp. 1887–1895, Dec. 1997.
K. Bult and A. Buchwald, “An embedded 240mW 10b 50MS/s CMOS ADC in lmm 2”, IEEE Journal of Solid-State Circuits, vol. 32, pp. 1887–1895, Dec. 1997.
M. Flynn and D. Allstot, “CMOS Folding A/D Converters with current-mode interpolation”, IEEE Journal of Solid-State Circuits, vol. 28, no. 4, pp. 1248–1257, Sept. 1996.
G. Gielen, H. Walscharts, and W. Sansen, “Isaac: a symbolic simulator for analog integrated circuits”, IEEE Journal of Solid-State Circuits, vol. 24, no. 6, December 1989.
G. V. der Plas, J. Vandenbussche, G. Gielen, and W. Sansen, “Mondri-aan: a tool for automated layout synthesis of array-type analog blocks”, Proceedings Custom Integrated Circuits Conference, May 1998.
K. Kattmann and J. Barrow, “A Technique for reducing differential non-linearity errors in flash A/D converters”, in Proceedings International Solid-State Circuits Conference, San Francisco, Feb. 1991, pp. 94-98.
K. Lampaert, G. Gielen, and W. Sansen, “A performance driven placement tool for Analog Integrated Circuits”, IEEE Journal of Solid-State Circuits, vol. 10, no. 1, July 1995.
B. Nauta and A. Venes, “A 70-MS/s 110-mw 8-b CMOS Folding and Interpolating A/D Converter”, IEEE Journal of Solid-State Circuits, vol. 31, no. 8, pp. 1132–1140, Aug. 1996.
C. L. Portmann and T. H. Y. Meng, “Power-Efficient Metastability Error Reduction in CMOS flash A/D converters”, IEEE Journal of Solid-State Circuits, vol. 31, no. 8, pp. 1132–1140, Aug. 1996.
B. Razavi, Principles of Data Conversion System Design, IEEE Press, 1995.
M. Steyaert, R. Roovers, and J. Craninkx, “A 100MHz 8-b CMOS Interpolating A/D Converter”, in Proceedings Custom Integrated Circuits Conference, San Francisco, May 1993, pp. 28.1.1-28.1.4.
P. Scholtens and M. Vertregt, “A 6b 1.6GS/S CMOS A/D Converter”, in Proceedings International Solid-State Circuits Conference, San Francisco, Feb. 2001.
K. Uyttenhove and M. Steyaert, “A 6 Bit CMOS Very High Acquisition Speed Flash ADC with Digital Error Correction”, in Proceedings Custom Integrated Circuits Conference, Orlando, May 2000, pp. 12-18
J. Vandenbussche, E. Lauwers, K. Uyttenhove, M. Steyaert, and G. Gielen, “Systematic Design of an 8-bit, 200MS/S Averaging Interpolating CMOS ADC”, in Design and Automation Test Equipment, Paris, Mar. 2002, pp. 104-108.
R. V. de Plassche, Integrated Analog-to-digital and Digital-to-analog Converters, Kluwer Academics Publisher, 1994.
G. V. der Plas and J. V. et al., “Statistical Behavioral Modeling for A/D Converters”, in Proc. of the IEEE 1999 ICECS, Sept. 1999, pp. 1713-1716.
A. Venes and R. J. V. de Plassche, “An 80MHz 80mW 8b CMOS Folding A/D Converter with Distributed T/H Preprocessing”, in Proceedings International Solid-State Circuits Conference, San Francisco, Feb. 1996, pp. 241-243.
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2003 Springer Science+Business Media New York
About this chapter
Cite this chapter
Uyttenhove, K., Vandenbussche, J., Gielen, G., Steyaert, M. (2003). Folding/Interpolating ADCs. In: Rodríguez-Vázquez, A., Medeiro, F., Janssens, E. (eds) CMOS Telecom Data Converters. Springer, Boston, MA. https://doi.org/10.1007/978-1-4757-3724-0_5
Download citation
DOI: https://doi.org/10.1007/978-1-4757-3724-0_5
Publisher Name: Springer, Boston, MA
Print ISBN: 978-1-4419-5382-7
Online ISBN: 978-1-4757-3724-0
eBook Packages: Springer Book Archive