Abstract
Power dissipation due to the steering logic, that is, the multiplexer network and the interconnect, can usually account for a significant fraction of the total power budget. In this work, we present RTL power models for these two types of architectural elements. The multiplexer model leverages existing scalable models, and can be used for special complex types with re-configurable numbers of data bits and ways. The interconnect model is obtained by empirically relating capacitance to circuit area, that is either estimated by means of statistical models or extracted from back-annotation information available at the gate level.
This work was supported, in part, by the EC under grant n. 27696 “PEOPLE”.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Preview
Unable to display preview. Download preview PDF.
References
E. Macii, M. Pedram, F. Somenzi, “High-Level Power Modeling, Estimation and Optimization”, IEEE TCAD, Vol. 17, pp. 1061–1079, 1998.
B. S. Landman, R. L. Russo, “On a Pin vs. Block Relationship for partitions of Logic Graphs”, IEEE TCOMP, Vol. 20, pp. 1469–1479, 1971.
W. E. Donath, “Wire Length Distribution for Placements of Computer Logic”, IBM J. of Res. and Dev., Vol. 25, pp.152–155, 1981.
S. Sastry, A. C. Parker, “Stochastic Models for Wireability of Analysis of Gate Arrays”, IEEE TCAD, Vol. 5, pp. 52–65, 1986.
F. J. Kurdahi, A. C. Parker, “Techniques for Area Estimation of VLSI Layouts”, IEEE TCAD, Vol. 8, pp. 81–92, 1989.
P. E. Landman, J. Rabaey, “Activity-Sensitive Architectural Power Analysis”, IEEE TVLSI, Vol. 15, pp. 571–587, 1995.
A. Bogliolo, R. Corgnati, E. Macii, M. Poncino, “Parameterized RTL Power Models for Combinational Soft Macros”, ICCAD-99, pp. 284–287, 1999.
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2000 Springer-Verlag Berlin Heidelberg
About this paper
Cite this paper
Anton, C., Bogliolo, A., Civera, P., Colonescu, I., Macii, E., Poncino, M. (2000). RTL Estimation of Steering Logic Power. In: Soudris, D., Pirsch, P., Barke, E. (eds) Integrated Circuit Design. PATMOS 2000. Lecture Notes in Computer Science, vol 1918. Springer, Berlin, Heidelberg. https://doi.org/10.1007/3-540-45373-3_5
Download citation
DOI: https://doi.org/10.1007/3-540-45373-3_5
Published:
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-540-41068-3
Online ISBN: 978-3-540-45373-4
eBook Packages: Springer Book Archive