Skip to main content
  • Conference proceedings
  • © 2011

Cryptographic Hardware and Embedded Systems -- CHES 2011

13th International Workshop, Nara, Japan, September 28 -- October 1, 2011, Proceedings

  • Up-to-date results

  • Fast-track conference proceedings

  • State-of-the-art research

Part of the book series: Lecture Notes in Computer Science (LNCS, volume 6917)

Part of the book sub series: Security and Cryptology (LNSC)

Conference series link(s): CHES: International Conference on Cryptographic Hardware and Embedded Systems

Conference proceedings info: CHES 2011.

Buying options

eBook USD 39.99
Price excludes VAT (Canada)
  • Available as PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book USD 54.99
Price excludes VAT (Canada)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Purchases are for personal use only

Learn about institutional subscriptions

This is a preview of subscription content, access via your institution.

Table of contents (33 papers)

  1. Front Matter

  2. FPGA Implementation

    1. An Exploration of Mechanisms for Dynamic Cryptographic Instruction Set Extension

      • Philipp Grabher, Johann Großschädl, Simon Hoerder, Kimmo Järvinen, Dan Page, Stefan Tillich et al.
      Pages 1-16
    2. FPGA-Based True Random Number Generation Using Circuit Metastability with Adaptive Feedback Control

      • Mehrdad Majzoobi, Farinaz Koushanfar, Srinivas Devadas
      Pages 17-32
    3. Generic Side-Channel Countermeasures for Reconfigurable Devices

      • Tim Güneysu, Amir Moradi
      Pages 33-48
  3. AES

    1. Improved Collision-Correlation Power Analysis on First Order Protected AES

      • Christophe Clavier, Benoit Feix, Georges Gagnerot, Mylène Roussellet, Vincent Verneuil
      Pages 49-62
    2. Protecting AES with Shamir’s Secret Sharing Scheme

      • Louis Goubin, Ange Martinelli
      Pages 79-94
    3. A Fast and Provably Secure Higher-Order Masking of AES S-Box

      • HeeSeok Kim, Seokhie Hong, Jongin Lim
      Pages 95-107
  4. Elliptic Curve Cryptosystems

    1. Software Implementation of Binary Elliptic Curves: Impact of the Carry-Less Multiplier on Scalar Multiplication

      • Jonathan Taverne, Armando Faz-Hernández, Diego F. Aranha, Francisco Rodríguez-Henríquez, Darrel Hankerson, Julio López
      Pages 108-123
    2. High-Speed High-Security Signatures

      • Daniel J. Bernstein, Niels Duif, Tanja Lange, Peter Schwabe, Bo-Yin Yang
      Pages 124-142
    3. To Infinity and Beyond: Combined Attack on ECC Using Points of Low Order

      • Junfeng Fan, Benedikt Gierlichs, Frederik Vercauteren
      Pages 143-159
  5. Lattices

    1. Random Sampling for Short Lattice Vectors on Graphics Cards

      • Michael Schneider, Norman Göttert
      Pages 160-175
    2. Extreme Enumeration on GPU and in Clouds

      • Po-Chun Kuo, Michael Schneider, Özgür Dagdelen, Jan Reichelt, Johannes Buchmann, Chen-Mou Cheng et al.
      Pages 176-191
    3. Modulus Fault Attacks against RSA-CRT Signatures

      • Éric Brier, David Naccache, Phong Q. Nguyen, Mehdi Tibouchi
      Pages 192-206
  6. Side Channel Attacks

    1. Information Theoretic and Security Analysis of a 65-Nanometer DDSLL AES S-Box

      • Mathieu Renauld, Dina Kamel, François-Xavier Standaert, Denis Flandre
      Pages 223-239
    2. Thwarting Higher-Order Side Channel Analysis with Additive and Multiplicative Maskings

      • Laurie Genelle, Emmanuel Prouff, Michaël Quisquater
      Pages 240-255
    3. Extractors against Side-Channel Attacks: Weak or Strong?

      • Marcel Medwed, François-Xavier Standaert
      Pages 256-272
  7. Fault Attacks

    1. Meet-in-the-Middle and Impossible Differential Fault Analysis on AES

      • Patrick Derbez, Pierre-Alain Fouque, Delphine Leresteux
      Pages 274-291

Other Volumes

  1. Cryptographic Hardware and Embedded Systems – CHES 2011

About this book

This book constitutes the proceedings of the 13th International Workshop on Cryptographic Hardware and Embedded Systems, CHES 2011, held in Nara, Japan, from September 28 until October 1, 2011. The 32 papers presented together with 1 invited talk were carefully reviewed and selected from 119 submissions. The papers are organized in topical sections named: FPGA implementation; AES; elliptic curve cryptosystems; lattices; side channel attacks; fault attacks; lightweight symmetric algorithms, PUFs; public-key cryptosystems; and hash functions.

Keywords

  • digital signatures
  • key generation
  • multivariate quadratic cryptography
  • optimal pairing
  • true random number generation
  • algorithm analysis and problem complexity

Editors and Affiliations

  • Department of Electrical Engineering - COSIC, Katholieke Universiteit Leuven and IBBT, Leuven-Heverlee, Belgium

    Bart Preneel

  • Institute of Mathematics for Industry, Kyushu University, Fukuoka, Japan

    Tsuyoshi Takagi

Bibliographic Information

Buying options

eBook USD 39.99
Price excludes VAT (Canada)
  • Available as PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book USD 54.99
Price excludes VAT (Canada)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Purchases are for personal use only

Learn about institutional subscriptions