Skip to main content
  • Book
  • © 2023

High-Performance and High-Speed Pipelined ADCs

Authors:

  • Focuses on high-speed and high-performance pipelined ADCs

  • Discusses architectural tradeoffs and design details required to achieve the stringent specifications

  • Ties together theory, design, and simulation

  • 728 Accesses

Buy it now

Buying options

eBook USD 69.99
Price excludes VAT (USA)
  • Available as EPUB and PDF
  • Read on any device
  • Instant download
  • Own it forever
Hardcover Book USD 89.99
Price excludes VAT (USA)
  • Durable hardcover edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Other ways to access

This is a preview of subscription content, access via your institution.

Table of contents (7 chapters)

  1. Front Matter

    Pages i-xvi
  2. Introduction

    • Manar El-Chammas
    Pages 1-9
  3. Overview of Pipelined ADCs

    • Manar El-Chammas
    Pages 11-38
  4. Pipelined ADC Topologies

    • Manar El-Chammas
    Pages 39-55
  5. Frontend Sampling Networks

    • Manar El-Chammas
    Pages 57-90
  6. Comparator Design

    • Manar El-Chammas
    Pages 91-121
  7. Reference Generation

    • Manar El-Chammas
    Pages 123-137
  8. Correcting Pipelined ADC Errors

    • Manar El-Chammas
    Pages 139-150

About this book

This book discusses the theoretical foundations and design techniques needed to effectively design high-speed (multi-GS/s) and high-performance pipelined ADCs, which play a critical role in the signal chain of various systems. Readers will be walked through the design and analysis of pipelined ADCs and their topologies, and will learn both theoretical and practical design details that will enable them to explore and build these data converters.  The author also presents details on various aspects of pipelined ADCs and their impact on the ADC speed and performance, with a focus on the input buffer and sampling network, the reference amplifier, comparators and their impact on ADC error rate and high-frequency performance, and mismatch estimation and correction.  

Keywords

  • Data converters
  • Analog-to-digital converters
  • multi-GS/s time-interleaved ADCs
  • high-performance pipelined ADCs
  • comparator

Authors and Affiliations

  • Austin, USA

    Manar El-Chammas

About the author

Manar El-Chammas received his Ph.D. from Stanford University in 2010, where his research focused on multi-GS/s time-interleaved ADCs.  He joined Texas Instruments in 2010, where he worked on high-speed and high-performance ADCs for wireless infrastructure, and was the design manager of the High Speed Data Converter group.  He later joined Mythic as the Director of Analog Design, where he led the development of the core analog computation engine for neural networks.  Afterwards, he worked at an early stage startup architecting novel artificial intelligence inference systems.  He then joined Omni Design Technologies, and is currently SVP of Engineering focused on ultra-high speed data converter architectures. He has been granted multiple patents in high-speed ADC design and mixed-signal computation, has published and presented a variety of journal and conference articles (and was the recipient of the best paper award at IEEE BCTM), and has written a book on time-interleaved ADCs.. His research interests include highly linear sampling systems, ultra-low power data converter design, and efficient computation systems for machine learning. 

Bibliographic Information

Buy it now

Buying options

eBook USD 69.99
Price excludes VAT (USA)
  • Available as EPUB and PDF
  • Read on any device
  • Instant download
  • Own it forever
Hardcover Book USD 89.99
Price excludes VAT (USA)
  • Durable hardcover edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Other ways to access