Skip to main content

Implementation of Multi-bin CABAC Decoder in HEVC/H.265 on FPGA

  • Conference paper
  • First Online:
Advances in Computing Systems and Applications (CSA 2018)

Part of the book series: Lecture Notes in Networks and Systems ((LNNS,volume 50))

Included in the following conference series:

  • 516 Accesses

Abstract

Context-based adaptive binary arithmetic coding (CABAC) is specified as the single operation mode for entropy coding in the newest standard High Efficiency Video Coding (HEVC). While it provides high coding efficiency, the data dependencies in H.265/HEVC CABAC make it challenging to parallelize and thus, limit its throughput. This paper proposes a multi-bins CABAC decoder architecture adaptive to HEVC syntax elements with small FSM (finite state machine) for the control of SE order. In order to reduce the critical path delay, we exploit different techniques of optimization such as a speculative decoding, logic balancing techniques and our proposed technique RLpsLZpStateIdx LUT. The parallel implementation can process 1,34 bin/cycle when operate at 134,23 MHz and improved high throughput of 179.86 Mbin/s with an optimized path delay compared to the serial process. The architecture is coded using VHDL ISE language, simulated and synthesized using Xilinx tools with virtex4 xc4vsx25-12ff668 board.

This is a preview of subscription content, log in via an institution to check access.

Access this chapter

Chapter
USD 29.95
Price excludes VAT (USA)
  • Available as PDF
  • Read on any device
  • Instant download
  • Own it forever
eBook
USD 129.00
Price excludes VAT (USA)
  • Available as EPUB and PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book
USD 169.99
Price excludes VAT (USA)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Purchases are for personal use only

Institutional subscriptions

References

  1. Sullivan, G.J., Ohm, J., Han, W., Wiegand, T.: Overview of the High Efficiency Video Coding (HEVC) standard. Copyright (c) 2012 IEEE, Pre-publication Draft, to Appear Trans. On circuits and system for video technology, December 2012

    Google Scholar 

  2. Telecommunication Standardization Sector of ITU High efficiency video coding. H 256 04/2013

    Google Scholar 

  3. Wieg, T., et al.: Overview of the H.264/AVC video coding standard. IEEE Trans. Circ. Syst. Video Technol. 13(7), 560–576 (2003)

    Google Scholar 

  4. Sze, V., Budagavi, M.: High throughput CABAC entropy coding in HEVC. IEEE Trans. Circ. Syst. Video Technol. 22(12), 1778–1791 (2012)

    Article  Google Scholar 

  5. Zhang, P.: Fast CABAC decoding architecture. Electron. Lett. 44(24), 1394–1395 (2008)

    Article  Google Scholar 

  6. ISO/IEC 14496-10: Generic Coding of Audio-Visual Objects, Part 10: Advanced Video Coding, March 2006

    Google Scholar 

  7. Marpe, D., Schwarz, H., Wiegand, T.: Context-based adaptive binary arithmetic coding in the H.264/AVC video compression standard. IEEE Trans. Circuits Syst. Video Technol. 13(7), 620–636 (2003)

    Article  Google Scholar 

  8. Karwowski, D., Domański, M.: Optimized architectures of CABAC codec for IA-32-, DSP- and FPGA-based platforms. Poznan University of Technology, Chair of Multimedia Telecommunications and microelectronics

    Google Scholar 

  9. Bae, B.-H., Kong, J.-H.: A design of pipelined-parallel CABAC decoder adaptive to HEVC syntax elements. Department of Computer Engineering Kwangwoon University. IEEE ISCE 2014 1569954413

    Google Scholar 

  10. Choi, J.A., Ho, Y.-S.: Differential pixel value coding for HEVC lossless compression (2012)

    Google Scholar 

  11. Nunez-Yanez, J.L., Chouliaras, V.A., Alfonso, D., Rovati, F.S.: Hardware assisted rate distortion optimization with embedded CABAC accelerator for the H.264 advanced video codec. IEEE Trans. Consum. Electron. 52(2), 590–597 (2006)

    Article  Google Scholar 

  12. Eeckhaut, H., Christiaens, M., Stroobandt, D., Nollet, V.: Optimizing the critical loop in the H.264/AVC CABAC decoder. In: 2006 IEEE International Conference on Field Programmable Technology (FPT2006), pp. 113–118 (2006)

    Google Scholar 

  13. Petrovsky, A., Stankevich, A., Petrovsky, A.: Pipeline processing in real-time of CABAC decoder based on FPGA. In: 2012 International Conference on Signals and Electronic System 978-1-4673-1711-5/12/$31.00 c 2012 IEEE

    Google Scholar 

  14. Osorio, R.R., Bruguera, J.D.: High-speed FPGA architecture for CABAC decoding acceleration in H264/AVC standard. J. Sign. Process. Syst. 72, 119–132 (2013)

    Article  Google Scholar 

Download references

Author information

Authors and Affiliations

Authors

Corresponding author

Correspondence to Menasri Wahiba .

Editor information

Editors and Affiliations

Rights and permissions

Reprints and permissions

Copyright information

© 2019 Springer Nature Switzerland AG

About this paper

Check for updates. Verify currency and authenticity via CrossMark

Cite this paper

Wahiba, M., Abdellah, S., Aichouche, B. (2019). Implementation of Multi-bin CABAC Decoder in HEVC/H.265 on FPGA. In: Demigha, O., Djamaa, B., Amamra, A. (eds) Advances in Computing Systems and Applications. CSA 2018. Lecture Notes in Networks and Systems, vol 50. Springer, Cham. https://doi.org/10.1007/978-3-319-98352-3_13

Download citation

Publish with us

Policies and ethics