## Simulink Behavioral Modeling of a 10-bit Pipelined ADC

Samir Barra<sup>1</sup> Souhil Kouda<sup>2</sup> Abdelghani Dendouga<sup>3</sup> N. E. Bouguechal<sup>1</sup>

<sup>1</sup>Advanced Electronics Laboratory, Department of Electronics, University of Batna, Avenue Chahid Boukhlouf Mohamed El Hadi, 05000,

Batna, Algeria

<sup>2</sup>Department of electronics, University of M'sila, M'sila, Algeria <sup>3</sup>Center for Development of Advanced Technologies, Microelectronics and Nanotechnology Division, August 20 1956 City, BP 17, Baba

Hassen, Algiers, Algeria

Abstract: The increasing architecture complexity of data converters makes it necessary to use behavioral models to simulate their electrical performance and to determine their relevant data features. For this purpose, a specific data converter simulation environment has been developed which allows designers to perform time-domain behavioral simulations of pipelined analog to digital converters (ADCs). All the necessary blocks of this specific simulation environment have been implemented using the popular Matlab simulink environment. The purpose of this paper is to present the behavioral models of these blocks taking into account most of the pipelined ADC non-idealities, such as sampling jitter, noise, and operational amplifier parameters (white noise, finite DC gain, finite bandwidth, slew rate, and saturation voltages). Simulations, using a 10-bit pipelined ADC as a design example, show that in addition to the limits analysis and the electrical features extraction, designers can determine the specifications of the basic blocks in order to meet the given data converter requirements.

Keywords: Behavioral modeling, analog to digital converters (ADCs), pipelined ADC, multiple digital to analog converter (MDAC), sample and hold (S/H).

#### 1 Introduction

Data converters, analog to digital converter (ADC) and digital to analog converter (DAC), play a fundamental role in interfacing the digital processing core with the outer real analog world. ADCs can be found in a wide range of applications, spanning from imaging to ultrasound and communication systems. In particular, pipelined ADC architecture<sup>[1, 2]</sup> offers a good trade-off between conversion rate, resolution and power consumption.

Traditionally, modeling of analog and mixed signal blocks, such as data converters, has been realized at device level or at a lower functional level. This gives good accuracy and allows good modeling of the non-ideal effects present in the data converter (noise, distortion, mismatching, etc.), but the simulation time increases drastically and technology and architecture independence can be lost. However, with the increasing complexity of designs, the need for accurate and speedy models has produced a change to the current trend towards behavior modeling. Out of different approaches, the so-called "behavioral modeling" reproduces the required behavior of the original analyzed system.

This approach is motivated by the aim of obtaining a model for analysis and synthesis that respects the underlying physics and sets up the appropriate mathematical concepts from there.

Behavioral modeling uses the mathematical characteristics of each block to describe the behavior of the whole pipelined ADC. It achieves one of the best trade-offs between speed and accuracy because pre-calculated, parameterized closed-form expressions, instead of state equations, are employed to capture the dynamic behavior of analog blocks. The larger the number of non-idealities embedded into these closed-forms expressions and the more the analysis of the impact of these non-idealities involved, the better the behavioral models<sup>[3]</sup>.

Research groups working in the area of behavioral modeling for pipelined ADCs use different high level languages and alternate approaches like Matlab simulink<sup>[3-6]</sup>, VHDL-AMS<sup>[7,8]</sup> and Spice<sup>[9]</sup>. Event-driven behavioral models have been previously employed to support the design of pipelined ADCs<sup>[3-6]</sup>. However, these previous models have some drawbacks as they mostly take into account only a few sources of error. In this paper, the purpose of modeling is analyzing the non-idealities in the pipelined ADC for optimizing accuracy and linearity parameters of the converter to predict static and dynamic performance.

This paper focuses on the behavioral modeling of pipelined ADCs implemented in the very popular Matlab simulink environment. The new toolbox includes a complete set of pipelined ADC circuit models that take into account the main non-idealities which degrade the converter performance considerably. These models are implemented by combining elementary simulink library blocks in order to keep the computational cost minimum. The most significant non-idealities are modeled and building blocks for modeling sampling jitter, noise, and operational amplifier parameters (white noise, finite DC gain, finite bandwidth, slew rate (SR) and saturation voltages) are proposed.

This paper is organized as follows. In Section 2, the corresponding behavioral model blocks are presented. The major non-idealities of pipelined ADCs are described in Section 3. Finally, in Section 4, we report the simulation results obtained using the proposed blocks for a 10-bit pipelined ADC.

#### 2 Behavioral modeling of pipelined **ADCs**

The pipelined ADC is constructed using switched capacitor (SC) circuits, which exploit the charge storing abilities of complementary metal oxide semiconductor (CMOS) to

Manuscript received June 19, 2012; revised October 11, 2012

achieve precise signal processing and which is preferred in mixed signal and analog-to-digital converter (A/D) interfaces. The conceptual block diagram of a generic pipelined ADC, consisting of an arbitrary cascade of k stages and a sample-and-hold (S/H) circuit at the front<sup>[3]</sup> is shown in Fig. 1 (a). Each stage resolves partial code words of length  $n_i, i = 1, \cdots, k$ , which are all re-ordered and combined at the digital correction block to obtain the output of the converter. The inner structure of a pipeline stage comprises of four blocks, as illustrated in Fig. 1(b) a flash sub-ADC with  $N_i \leq 2_i^n$  output codes, a sub-DAC with  $N_i$  output levels, a substractor, and an S/H residue amplifier with gain  $G_i$ . The latter three blocks are implemented in practice by a single subcircuit which is often referred to as multiplying digital to analog converter (MDAC). We combine the blocks of the sub-ADC and the MDAC together to get a single pipelined stage.



Fig. 1 Block diagram of a pipelined ADC

#### 2.1 Sample-and-hold circuit

The S/H circuit samples the analog input and then holds the input stable for a certain time so that it can be used. The sampling capacitor  $(C_s)$  stores the sampled input signal first and then transfers the signal charge to the feedback capacitor  $(C_f)$ . The S/H circuit is shown in Fig. 2<sup>[10]</sup>.

The flip-around S/H circuit is shown in Fig. 2 (a). In this configuration, only one capacitor is used for both sampling and feedback. This configuration can achieve high speed because the feedback factor (the ratio of the feedback capacitor to the total capacitance at the summing node) can be much closer to one. The output voltage of the S/H is given by

$$V_{\rm out} = 1 \times V_{\rm in}.\tag{1}$$

### 2.2 Multiplying digital-to-analog converter

The MDAC is a single switched capacitor circuit that can also implement the function of S/H operation, D/A conversion, subtraction and amplification of the remainder. The MDAC circuit in the 1.5-bit/stage architecture is very simple as shown in Fig. 3 (a). The ideal behavioral model of this configuration is shown in Fig.  $3(b)^{[9]}$ .



According to the charge conservation principle, the output in the hold phase is given by  $^{[11]}$ 

$$V_{\rm out} = \left(\frac{C_f + C_s}{C_f}\right) \times V_{\rm in} - \left(\frac{C_s}{C_f}\right) \times V_{\rm DAC} \qquad (2)$$

where  $C_s$  is the sampling capacitor,  $C_f$  is the feedback capacitor, and  $V_{\text{DAC}}$  is the output voltage of the sub-DAC circuit in MDAC as seen in Fig. 3 (b).

#### 2.3 1.5-bit sub-ADC and DAC

Fig. 4 (a) presents the architecture of the 1.5-bit sub-ADC and DAC. The 1.5-bit sub-ADC consists of two comparators, the reference level of the comparators are optimally placed at  $+\frac{V_{ref}}{4}$  and  $-\frac{V_{ref}}{4}$ . The 1.5-bit ADC has an encoder circuit to transfer the code from the comparator latch output to the binary code. Each sub-ADC stage gives a 2 bit most significant bit (MSB) and least significant bit (LSB) with only three useful codes 00, 01 and 10 depicting the "3-level ADC" formed by two comparators. Finally, the 1.5-bit DAC converts back the digital signal of sub-ADC into an analog signal  $V_{\text{DAC}}$ . The behavioral model for the 1.5-bit sub-ADC and DAC is shown in Fig. 4 (b).



(b) Behavioral model of the 1.5-bit sub-ADC and DAC

Fig. 4 The l.5-bit sub-ADC and DAC circuit

#### 2.4 Digital logic

The digital circuitry in the pipelined converter performs the functions of digital error correction by combining the binary results of each stage into a final *N*-bit binary number. It contains delay logic and correction logic. The delay logic part is composed of the delay elements used to model the function of the synchronized digital circuit. The output of each stage is given a delay block where the first stage has more delay whereas the last one has less delay. The behavioral model of the digital error correction logic mainly consists of a full adder to compose the ripple carry adder and one exclusive or (XOR) gate. In the 10-bit pipelined ADC, 16 bits (2 from each of the 8 stages) are generated and 10 effective bits are yielded, with digital correction technique at the output.

#### **3** Pipelined ADCs non-idealities

In this section, the main non-idealities and their effects in the pipelined ADC are introduced.

# 3.1 The non-idealities of the operational amplifier

A major component of a switched capacitor pipelined ADC is MDAC which is made by using an operational amplifier (op-amp). An ideal op-amp has an infinite DC gain, an infinite bandwidth, no slew rate limitation, and no saturation limits.

#### 3.1.1 Nonlinear op-amp DC gain

Ideally, the DC gain of the op-amp is infinite, theoretically its transfer function is

$$V_{\rm out} \cong A_0 \times V_{\rm in} \tag{3}$$

where  $V_{\rm in}$  and  $V_{\rm out}$  are the differential input and the output voltages of the op-amp, and  $A_0$  is the amplification factor. Theoretically,  $A_0$  is very large, near infinity, absolutely constant, and independent of frequency signal amplitude.

Unfortunately, the actual open loop gain A is limited by circuit constraints and depends on its output. The transfer function can be approximated by  $(4)^{[12]}$ :

$$A \cong A_0 \times \left(1 + \alpha_1 |V_o| + \alpha_2 |V_o|^2 + \alpha_3 |V_o|^3 + \cdots\right)$$
(4)

where  $V_o$  represents the SC op-amp output and  $(\alpha_1, \alpha_2, \alpha_3, \cdots)$  forms the set of parasitic nonlinear amplification factors. However, the real op-anp transfer function is shown in Fig. 5.



Fig. 5 DC gain of an op-amp as a function of output voltage

The actual gain is usually finite and nonlinear, which induces nonlinearities into the pipelined ADC. The transfer function of the SC circuit (S/H or MDAC) taking into account finite DC gain effect of the op-amp becomes<sup>[8]</sup>

$$V_{\rm out} = G \times V_{\rm in} \left(\frac{1}{1 + \frac{1}{A \times \beta}}\right) \tag{5}$$

where G is the ideal gain of the SC circuit, and the term inside the parentheses represents the gain error factor, where A is the real DC gain of the op-amp and  $\beta$  represents the feedback factor.

#### 3.1.2 Bandwidth and slew rate

The effect of the finite bandwidth and the slew-rate are related to each other and may be interpreted as a non-linear gain<sup>[12]</sup>. The typical settling behavior of a step response is shown in Fig. 6.



Fig. 6 Typical settling behavior of the step response

In the initial settling period, the slope of the output signal is limited by the SR of the op-amp. Once the slope of output signal is less than SR, the response goes into the linear mode. The transition point in time between them is at  $t_0$ . We add the settling error behavior into (3). This response is given by

$$V_{\rm out} = G \times V_{\rm in} \left(\frac{1}{1 + \frac{1}{A \times \beta}}\right) \left(1 - e^{-\frac{t}{\tau}}\right). \tag{6}$$

The exponential term in the second bracket represents the settling error of the single pole op-amp, and  $\tau = \frac{1}{2\pi\beta \text{GBW}}$  is the time constant of the SC circuit, where GBW and  $\beta$  are the unity gain frequency and feedback factor of the SC circuit respectively. The slope of this curve reaches its maximum value when t = 0, resulting in

$$\frac{\mathrm{d}}{\mathrm{d}t}v_{\mathrm{out}}(t)\bigg|_{\substack{t=0\\t=0}} = \frac{G \times V_{\mathrm{in}}\left(\frac{1}{1+\frac{1}{A \times \beta}}\right)}{\tau}.$$
 (7)

We must consider two separate cases<sup>[13]</sup>:

1) The value specified by (7) is lower than the operational amplifier SR. In this case, there is no SR limitation and the evolution of  $V_{\text{out}}$  conforms to (6).

2) The value specified by (7) is larger than SR. The opamp is in slewing mode. Therefore, the first part of the transient response of  $V_{\text{out}}$  is limited by SR, and in the other part, it reverts to the linear settling mode behavior after  $t_0$ .

$$t < t_0: \quad V_{\text{out}} = \text{SR} \times t$$

$$\tag{8}$$

$$t > t_0 : V_{\text{out}} = V_{\text{out}}(t_0) + (V_{\text{in}}G - \text{SR} \times t_0) \times \left(1 - e^{-\frac{t - t_0}{\tau}}\right).$$
(9)

Imposing the condition for the continuity of the derivatives of (8) and (9) in  $t_0$ , we obtain

$$t_0 = \frac{V_{\rm in} \times G}{\rm SR} - \tau. \tag{10}$$

If  $t_0 \ge \frac{T_s}{2}$ , (8) holds for the whole hold clock period. The allowed total settling time is

$$T_{\text{settling}} = \frac{1}{2 \times f_s} \tag{11}$$

where  $f_s(f_s = \frac{1}{T_s})$  is the sampling frequency, and  $T_s$  is the sampling period.

#### 3.1.3 Op-amp thermal noise

The intrinsic thermal noise of the op-amp is the most important noise source affecting the operation of both the switched capacity (SC) MDAC and the S/H. The calculation of op-amp thermal noise is dependent on the op-amp architecture. We first assume that the noise sources include only the noises produced by input transistors in the differential pair. Fig. 7 presents a simple one pole model to calculate op-amp noise.



Fig. 7 AC model for op-amp noise calculation

The transfer function of this model is

$$H(s) = \frac{V_0}{\overline{i}_n} = \frac{r_0}{\left(1 + gm \times r_0 \times \beta\right) \times \left(1 + \frac{s \times C_{LT} \times r_0}{1 + gm \times r_0 \times \beta}\right)}$$
(12)

where  $\beta$  is the feedback factor,  $i_n$  is the noise current source which can be seen at the right side of Fig. 7,  $C_{LT}$  is the total load capacitance given by  $C_{LT} = C_L + \beta(C_s + C_{op})$ ,  $C_L$  is the load capacitor,  $C_{op}$  is the input capacitor of the op-amp, and gm is the transconductance of the metal oxide semiconductor field effect transistor (MOSFET) metal oxide semiconductor field effect transistor.

The noise current source can be written as

$$\bar{i}_n^2 = \gamma \times 4KT \times gm \times \Delta f \tag{13}$$

where  $\gamma$  is a coefficient equal to  $\frac{2}{3}$  for long channel transistors, K is the Boltzmann constant, T is the absolute temperature, and  $\Delta f$  is a small bandwidth at frequency f. So the input-referred noise power can be expressed as

$$\overline{V}_{in}^{2} = \frac{\overline{V}_{0}^{2}}{G^{2}} = \frac{\int_{0}^{\infty} \left( \left| H\left(s|_{j\omega}\right) \right|^{2} \times \overline{i}_{n}^{2} \right)}{G^{2}} = \frac{2}{3} \times KT \times \frac{1}{\beta} \times \frac{1}{C_{LT}} \times \left( \frac{C_{f}}{C_{s} + C_{f}} \right)$$
(14)

where G is the gain of the MDAC. The op-amps in S/H and MDAC are the same. The only difference is that there is only one capacitor for sampling and holding in S/H. However, there are two capacitors  $C_s$  and  $C_f$  in MDAC ad shown in Fig. 3 (a). So it is easy to get the input-referred noise of S/H if  $C_s$  and  $\beta$  in (14) are set to be 0 and 1.

$$\sigma_{\rm MDAC}^2 = \frac{2}{3} \times KT \times \frac{1}{\beta} \times \frac{1}{C_{LT}} \times \left(\frac{C_f}{C_s + C_f}\right)$$
(15)

where  $\beta = \frac{C_s}{2^B \times C_s + C_{\text{op}}}, C_{LT} = C_L + \beta(C_s + C_{\text{op}}), \text{ and } B$  is

the stage resolution.

$$\sigma_{\rm S/H}^2 = \frac{2}{3} \times KT \times \frac{1}{\beta} \times \frac{1}{C_{LT}}.$$
 (16)

#### 3.1.4 Flicker noise

Another major noise source for converter design is flicker noise. Flicker noise or  $\frac{1}{f}$  noise (whose noise spectral density has a  $\frac{1}{f}$  frequency dependence) is present due to the trapping and de-trapping effects at the silicon-oxide interface. Since flicker noise is inversely proportional to transistor gate area, this noise component typically increases with technology scaling<sup>[14]</sup>. The noise voltage can be roughly expressed in terms of frequency f as

$$V^{2} = \frac{K_{f}}{C_{ox} \times W \times L} \times \frac{1}{f}$$
(17)

where  $K_f$  is the flicker noise coefficient,  $C_{ox}$  is the oxide capacitance, and W and L are the width and length respectively of the MOSFET transistor.

#### 3.1.5 Op-amp input offset

There are two basic forms of offset which have different effects on the ADC transfer function. Firstly, there is the input offset which adds up with the input signal to the stage. This offset is mainly due to the amplifier and to a lesser extent to the switches. The transfer function in this case is of the form<sup>[15]</sup>.

$$V_{\text{out}_i} = G_i \left( V_{\text{in}_i} + V_{\text{off}_i} \right) - D_i \times V_{\text{ref}} \tag{18}$$

where the offset gets multiplied up by the stage gain,  $V_{\text{off}_i}$  is the offset of the input voltage,  $G_i$  and  $V_{\text{in}_i}$  represent the gain and the input signal of the MDAC circuit, respectively.  $D_i$  is an integer which is dependent on the output of the sub-ADC, and  $V_{\text{ref}}$  is a reference voltage.

The second form of offset is that due to the comparators. This has the effect of shifting either one or both of the decision levels of the sub-ADC. The total offset from all sources must remain within the bounds of  $\pm \frac{V_{\text{ref}}}{4}^{[15]}$ .

#### 3.1.6 Capacitor mismatch errors

Capacitor mismatch gain errors affect the transfer characteristic. The generalized transfer function of the ADC stage including capacitor mismatch errors is<sup>[16]</sup>:

$$V_{\text{out}} = 2 \times V_{\text{in}_i} \times \left(1 + \frac{\Delta_c}{2}\right) - D_i \times V_{\text{ref}} \times (1 + \Delta_c) \quad (19)$$

where  $\Delta_c$  is the term due to capacitor mismatch. The capacitor matching requirement for a standard 1.5-bit stage can be derived as

$$\sigma_{\Delta_c} \leqslant \frac{1}{3.2^{N-i-1}} \tag{20}$$

where i is the stage number and N is the number of bits. Inequality (20) shows that the capacitor mismatch error is low in the front-end, but it is superior in the higher stage resolutions.

#### 3.2 The non-idealities of switches

#### 3.2.1 Switching noise

The most important noise sources affecting the operation of an SC op-amp is the thermal noise associated with the sampling switches and the intrinsic noise of the operational amplifier. Fig. 8 (b) provides an equivalent circuit for noise estimation. The spectrum of the thermal noise contributed by  $R_s$  is white,  $V_{n,Rs}^2 = 4KT \times R_s^{[16]}$ .



Fig. 8 The sampling swith

The spectrum of  $V_{n,Cs}$  is given by<sup>[16]</sup>

$$V_{n,C_s}^2\left(\omega\right) = \frac{4K \times T \times R_s}{1 + (\omega \times R_s C_s)^2}.$$
(21)

The noise power in the base-band is given by the integral of the noise power of all the folded bands.

Therefore, the total noise power stored on  $C_s$  when the switch goes off is<sup>[16]</sup>

$$p_{n,C_s} = \int_0^\infty v_{n,\text{out}}^2 (f) \,\mathrm{d}f = 4\pi T \times R_s \int_0^\infty \frac{\mathrm{d}f}{1 + (\omega \times R_s C_s)^2} = \frac{KT}{C_s} \quad (22)$$

where  $f_{-3dB} = \frac{1}{2}\pi R_s C_s$ ,  $R_s$  is the on-resistance of the metal oxide semiconductor (MOS) transistor,  $C_s$  is the sampling capacitor value, and the resistance is modeled with a noise source. The total input referred noise power (KT/C noise) of MDAC and the sample and hold amplifer (S/H) shown in Figs. 2 (a) and 3 (a) are given by (23) and (24) respectively.

$$\overline{\sigma}^2_{\text{in,MDAC}} = \frac{KT \times (C_s + C_f + C_{\text{op}})}{(C_s + C_f)^2}$$
(23)

$$\overline{\sigma}^2_{\text{in,S/H}} = \frac{KT \times (C_s + C_{\text{op}})}{(C_s)^2}$$
(24)

where  $C_{\rm op}$  is the op-amp input parasitic capacitance. From (23) and (24), it is obvious that the sampling capacitors  $C_f$  of S/H and  $C_s$ ,  $C_f$  of MDAC, and input capacitor  $C_{\rm op}$  have a large influence on the input-referred noise power of the ADC.

#### 3.2.2 Charge injection

Charge injection, one of the non-ideal effects of MOS switches in the input amplifier, results in the residual offset at the output nodes of the amplifier. Fig. 9 illustrates this charge injection phenomenon.



Fig. 9 Charge injection in the *N*-channel metal-oxidesemiconductor field-effect transistor (NMOSFET)

When the MOS switch is on and its drain-source voltage  $V_{\rm ds}$  is small, the charge under the gate oxide resulting from the inverted channel is approximated by<sup>[17]</sup>

$$Q_{\rm ch} = C_{\rm OX} \times W \times L \times (V_{\rm GS} - V_{\rm TH}).$$
(25)

Thus, when the MOS transistor is switched off, half of the channel charge is sent to  $C_{\text{load}}$ . As the accumulated charges in *n*-channel and *p*-channel transistors are electrons and holes, respectively, the charge injection of *n*-channel and *p*-channel switches will result in negative and positive spikes correspondingly. Their amplitude, for instance, in an *N*-channel metal-oxide-semiconductor field-effect transistor (NMOS) switch can be calculated by

$$\Delta V_{\rm inj} = -\frac{Q_{\rm ch}}{C} = -\frac{C_{\rm OX} \times W \times L \times (V_{\rm GS} - V_{\rm TH})}{2 \times C_{\rm load}}.$$
 (26)

Assuming that the clock swings between  $V_{\rm DD}$  and  $V_{\rm SS},$  we obtain

$$\Delta V_{\rm inj} = -\frac{C_{\rm OX} \times W \times L \times (V_{\rm DD} - V_{\rm in} - V_{\rm TH})}{2 \times C_{\rm load}} \qquad (27)$$

where  $V_{\rm in}$  represents the input signal.

#### 3.2.3 Clock feedthrough

In addition to channel charge injection, an MOS switch couples the clock transitions to the sampling capacitor through its gate-drain and gate-source overlap capacitance. Depicted in Fig. 10, the effect introduces an error at the output. Assuming the overlap capacitance  $C_{\rm ov}$  is constant, the error can be expressed as<sup>[18]</sup>:

$$\Delta V_{\rm clk} = V_{\rm clk} \frac{C_{\rm ov}}{C_{\rm ov} + C_{\rm H}} \tag{28}$$

where  $V_{\rm clk}$  is the clock signal voltage,  $C_{\rm ov}$  is the overlap capacitor per unit width, and  $C_{\rm H}$  is the hold capacitor. This voltage error is independent of the input level.



Fig. 10 Clock feedthrough in a sampling circuit

#### 3.2.4 Nonlinear on-resistance

In actual implementations of SC circuits, on-resistance of the MOS switch can have a significant effect on the settling time of the circuit. Nonlinear on-resistance which is a signal-dependent variation of the on-resistance of the switch introduces harmonic distortion into the circuit. In addition, the one pole system composed of the finite turn-on resistance of switch (R) and sampling capacitor (C) shown in Fig. 11 determines the bandwidth of the input signal in SC circuits. The sampled input voltage is given by

$$V_{\text{in},s} = V_{\text{in}} \times \left(1 - e^{-\frac{t}{\tau}}\right) \tag{29}$$

where  $\tau = R \times C$ .

Fig. 11 presents a simple MOS S/H circuit and its equivalent model for calculation of on-resistance noise in the MOS switch.



Fig. 11 A simple S/H circuit and its equivalent model for noise calculation

The nonlinear turn-on resistance can be extracted from the plot of switch resistance, and by using curve fitting. We have obtained a polynomial function, which can be used to model the effect caused by the nonlinear "on" resistance of the switch. Fig. 12 shows the behavioral model of the finite turn-on resistance of the switch.



Fig. 12 Modeling the effect of the nonlinear finite turn-on resistance

#### 3.3 Clock jitter

Jitter is defined as a random variation of sampling instants. Clock generator phase noise and sampling circuit are the cause of jitter<sup>[18]</sup>. Noise introduced by jitter can be assumed to be white, i.e, it is uniformly distributed between frequencies 0 to  $\frac{f_s}{2}$ . Jitter error can be reduced by oversampling the input signal. The clock jitter value of a sampled signal is represented as<sup>[19]</sup>

$$x'_{i}(t) = x_{i}(t) + \delta \times [x_{i}(t+1) - x_{i}(t)] \times f_{s}$$
(30)

where  $x'_i(t)$  is the error due to the jitter deviation of  $\delta$  in sample value  $x_i(t)$  with a true sampling frequency  $f_s$ . Using Taylor's series expansion, we have<sup>[19]</sup>

$$\delta \times [x_i(t+1) - x_i(t)] f_s \approx \delta \times \frac{\mathrm{d}}{\mathrm{d}t} x_i(t) \,. \tag{31}$$

Clock jitter results in a non-uniform sampling time sequence, and produces an error which increases the total error power at the spectrum output of the whole pipelined ADC. This phenomenon can be observed from Fig. 13. This error is introduced when a sinusoidal signal x(t) with amplitude A and frequency  $f_{\rm in}$  is sampled at an instant which is in error by an amount  $\delta$  and is given by<sup>[20]</sup>.

$$x(t+\delta) - x(t) \approx 2\pi \times f_{\rm in} \times \delta \times A \times \cos(2\pi f_{\rm in}t) = \delta \times \frac{\mathrm{d}x(t)}{\mathrm{d}t}.$$
(32)



Fig. 13 Clock jitter error

Here, we assumed that the sampling uncertainty  $\delta$  is a Gaussian random process with a standard deviation  $\Delta \tau^{[19]}$ . Fig. 14 shows the behavioral model of the effect described by (32).



Fig. 14 Clock jitter model

#### 4 Simulation results

To validate the proposed models with the various nonidealities affecting the operation of a pipelined ADC, we have performed several simulations on the ideal and the non-ideal model of a pipelined ADC. Post-processing data manipulation to obtain fast fourier transform (FFT), signalto-noise ratio (SNR), and other ADC specs has been done. The design of the model was validated by reconstructing the digital output into its original form, the ideal and non-ideal models have been tested with sine wave inputs, as shown in Fig. 15.

The original input and the two digital output waveforms reconstructed are shown in Fig. 15. Figs. 16 and 17 show the FFT output for an ideal model and a non-ideal model of pipelined ADC, respectively.

As we expected, the significant noise sources make an impact on the output signal of the model of the non-ideal pipelined ADC. Fig. 18 shows the simulated differential non-linearity (DNL) and integral nonlinearity (INL) profiles of a 10-bit ADC including various non-idealities.

It is obvious that by adding errors and variations to the ADC components, the power of the fundamental gets disturbed, and the noise floor along with the harmonic spectra increases significantly. A summary of the specifications for the 10-bit pipelined ADC is shown in Table 1.



Fig. 15 Analog input and reconstructed outputs



Fig. 16  $\,$  FFT of the ADC output signal in the ideal case with  $F_{\rm in}=1.78\,{\rm MHz}, F_s=100\,{\rm MHz}$ 



Fig. 17 FFT of the ADC output showing the effect of errors on the fundamental component and on other frequencies with  $F_{\rm in} = 1.78$  MHz,  $F_s = 100$  MHz



Fig. 18 DNL and INL of the non ideal 10-bit pipelined ADC

Table 2 shows the simulated DNL and INL profiles and other performance such as SNR, signal-to-noise and distortion ratio (SNDR) and spurious-free dynamic ratio (SFDR) The DNL is found to be -1/+1 LSB, and the INL is -0.6/+1 LSB. The SFDR is around -59 dB. We can notice that the SNR degrades when the sources of noise including clock jitter, the thermal noise of the switches (KT/C)and the op-amp non-idealities (finite gain, finite bandwidth, slew-rate and saturations) are added into the non-ideal model of the ADC. The agreement between the ideal model of ADC and the non-ideal model of ADC simulations is noticeable. The comparison of our behavioral model performance (SNR, SNDR, INL, etc.) to other updated behavior models is not straightforward because very few simulation results can be found in the literature of recent years [4, 5]. A comparison between our behavioral model, including the main non-ideal effects, and real  $ADCs^{[1, 2]}$  can be seen in Table 2. There is a good match between the proposed model and the real ADCs with little difference for SNDR and SFDR. This proves the accuracy of our behavior models. Table 2 summarizes the simulated ADC performance.

Table 1 Specifications of the 10-bit pipelined ADC

| Parameter                                   | Value                                        |  |
|---------------------------------------------|----------------------------------------------|--|
| Technology                                  | TSMC $0.18\mu{\rm m}$                        |  |
| Length of MOS transistor $L$                | $0.180\mu{ m m}$                             |  |
| Width of the MOS transistor ${\cal W}$      | the MOS transistor $W = 0.270 \mu \text{m}$  |  |
| Resolution                                  | $10\mathrm{bits}$                            |  |
| Sample capacitor and feedback capacitor     | $C_s=C_f=0.4\mathrm{pF}$                     |  |
| Input capacitor of the op-amp $C_{\rm op}$  | $0.13\mathrm{pF}$                            |  |
| Hold capacitance $C_{\rm H}$                | $1\mathrm{pF}$                               |  |
| Overlap capacitance $C_{\rm OV}$            | $0.08\mathrm{fF}$                            |  |
| Oxide capacitance $C_{\text{OX}}$           | pacitance $C_{\rm OX}$ 8.78 F/m <sup>2</sup> |  |
| Sampling frequency $f_s$                    | $100\mathrm{MHz}$                            |  |
| Allowed total settling $T_{\text{setling}}$ | $5\mathrm{ns}$                               |  |
| Feedback factor of MDAC $\beta$             | 0.5                                          |  |
| Feedback factor of S/H $\beta$              | 1.42                                         |  |
| Time constant $\tau_{\rm MDAC}$             | $0.30\mathrm{ns}$                            |  |
| Time constant $\tau_{\rm S/H}$              | $0.17\mathrm{ns}$                            |  |
| Flicker noise coefficient $K_f$             | $3.10^{-12}V^2.\text{pF}$                    |  |

Table 2 ADC performance

| Parameters           | This work/  | rk/ This work/non- |           | [0]         |
|----------------------|-------------|--------------------|-----------|-------------|
|                      | ideal model | ideal model        | [1]       | [2]         |
| INL (LSB)            | -0.3/+0.3   | -0.6/+1            | -0.6/+0.8 | -0.73/+0.73 |
| DNL (LSB)            | -0.3/+0.2   | -1/+1              | -1/+0.7   | -1.44/+1.44 |
| SNR (dB)             | 66.86       | 63.66              | *         | *           |
| SFDR (dB)            | 62.95       | 59.66              | 65        | 64.8        |
| SNDR (dB)            | 66.87       | 63.68              | 54        | 53.6        |
| Resolution (bit)     | 10          | 10                 | 10        | 10          |
| Technology $(\mu m)$ | 0.18        | 0.18               | 0.18      | 0.18        |

### 5 Conclusions

A design and simulation environment for medium resolution high speed pipelined ADC architectures was proposed. Both its ideal and non-ideal models were implemented and verified successfully in Matlab simulink using a 10-bit pipelined ADC with a 1.5-bit per stage architecture. The proposed set of models takes into account at the behavioral level most of the pipelined ADC non idealities, such as sampling jitter, noise, and operational amplifier parameters (white noise, finite direct current gain, finite band width and slew rate). We have shown that with a proper design environment, we simply define the proper input stimulus and we can perform specific processing of the output data. A library of behavioral models of basic blocks permits to quickly implement the behavioral description of any data converter architecture. If the behavioral model of the basic blocks is customized using key electrical parameters, the behavioral simulation will permit the designer to analyze the contribution of these parameters to the limits and to define specific blocks.

#### References

- S. W. Sin, U. Seng-Pan, R. P. Martins. 1. 2-V, 10-bit, 60– 360 MS/s time-interleaved pipelined analog-to-digital converter in 0.18μm CMOS with minimised supply headroom. *IET Circuits Devices & Systems*, vol. 4, no. 1, pp. 1–3, 2010.
- [2] J. F. Lin, S. J. Chang, C. C. Liu, C. H. Huang. A 10bit 60-MS/s low-power pipelined ADC with split-capacitor CDS technique. *IEEE Transactions on Circuits and Systems*, vol. 57, no. 3, pp. 163–167, 2010.
- [3] E. Bilhan, P. C. Estrada-Gutierrez, A. Y. Valero-Lopez, F. Maloberti. Behavioral model of pipeline ADC by using SIMULINK (R). In *Proceedings of Southwest Symposium* on *Mixed-signal Design*, IEEE, Austin, TX, USA, pp. 147– 151, 2001.
- [4] M. Ramalatha, A. P. Karthick, S. Karthick, K. Muralikrishnan. A high speed 12-bit pipelined ADC using switched capacitor and fat tree encoder. In Proceedings of International Conference on Advances in Computational Tools for Engineering Applications, IEEE, Zouk Mosbeh, Lebanon, pp. 391–395, 2009.
- [5] J. Ruiz-Amaya, M. Delgado-Restituto, Á. Rodríguez-Vázquez. Behavioral modeling of pipeline ADC building blocks. *International Journal of Circuit Theory and Applications*, vol. 40, no. 6, pp. 571–594, 2012.
- [6] E. Mancini, S. Rapuano, D. Dallet. A distributed test system for pipelined ADCs. *Measurement*, vol. 42, no. 1, pp. 38–43, 2009.

- [7] A. J. Acosta, E. J. Peralías, A. Rueda, J. L. Huertas. HDL behavioral modelling of pipeline analog to digital converters. *Measurement*, vol. 31, no. 1, pp. 47–60, 2002.
- [8] J. A. Diaz-Madrid, G. Doménech-Asensi, J. A. Lpez-Alcantud, H. Neubauer. VHDL-AMS model of A 40MS/s 12 bit pipeline ADC. In Proceedings of International Conference on Mixed Design of Integrated Circuits and Systems, IEEE, Gdynia, Poland, pp. 555–560, 2006.
- [9] G. Zareba, O. A. Palusinski. Behavioral simulator of analogto-digital converters for telecommunication applications. In Proceedings of IEEE International Conference on Behavioral Modeling and Simulation, San José, California, USA, pp. 135–140, 2004.
- [10] J. F. Lin, S. J. Chang, T. C. Kung, H. W. Ting, C. H. Huang. Transition-code based linearity test method for pipelined ADCs with digital error correction. *IEEE Transactions on Very Large Scale Integration Systems*, vol. 19, no. 12, pp. 2158–2169, 2011.
- [11] J. F. Lin, S. J. Chang. A high speed pipelined analog-todigital converter using modified time-shifted correlated double sampling technique. In *Proceedings of IEEE International Symposium on Circuits and Systems*, IEEE, Island of Kos, Greece, pp. 5367–5370, 2006.
- [12] B. D. Sahoo, B. Razavi. U-PAS: A user-friendly ADC simulator for courses on analog design. In Proceedings of IEEE International Conference on Microelectronics Systems Education, IEEE, San Francisco, CA, USA, pp. 77–80, 2009.
- [13] P. Malcovati, S. Brigati, F. Francesconi, F. Maloberti, P. Cusinato, A. Baschirotto. Behavioral modeling of switchedcapacitor sigma-delta modulators. *IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications*, vol. 50, no. 3, pp. 352–364, 2003.
- [14] Y. Tsividis. Operation and Modeling of the MOS Transistor, 2nd ed., Boston: McGraw-Hill, 1999.
- [15] P. J. Quinn, A. H. M. van Roermund. Accuracy limitations of pipelined ADCs. In Proceedings of IEEE International Symposium on Circuits and Systems ISCAS, IEEE, Kobe, Japan, vol. 3, pp. 1956–1959, 2005.
- [16] F. Maloberti. Data Converters, Netherland: Springer Verlag, pp. 22–23, 2007.
- [17] L. Dai, R. Harjani. CMOS switched-op-amp-based sampleand-hold circuit. *IEEE Journal of Solid-State Circuits*, vol. 35, no. 1, pp. 109–113, 2000.
- [18] C. Eichenberger, W. Guggenbuhl. On charge injection in analog MOS switches and dummy switch compensation techniques. *IEEE Transactions on Circuits and Systems*, vol. 37, no. 2, pp. 256–264, 1990.
- [19] S. Barra, A. Dendouga, S. Kouda, N. E. Bouguechal. Contribution to the analysis and modeling of the non-ideal effects of pipelined ADCs using MATLAB. *Journal of Circuits Systems and Computers*, vol. 22, no. 2, 1250085, 2013.
- [20] A. Dendouga, N. E. Bouguechal, S. Kouda, S. Barra, B. Lakehal. Contribution to the modeling of a non-ideal Sigmadelta modulator. *Journal of Computational Electronics*, vol. 11, no. 4, pp. 321–329, 2012.



Samir Barra received the B. Eng. degree from University of Batna, Algeria, and the M. Sc. degree from University of Batna in 2002 and 2008, respectively. From 2003 to 2005, he was with the Satel Telecommunication Company in Batna. Currently, he is a teacher in the Department of Science and Technology at the University of Batna, Algeria.

His research interests include microelectronics, sensors, digital, analog circuit design and mixed circuits, ADC design automation, and genetic algorithm.

E-mail: barrasamir@hotmail.com (Corresponding author)



**Souhil Kouda** received the B. Eng. degree from University of Batna, Algeria, and the M. Sc. degree from University of Batna in 2003 and 2008, respectively. Currently, he is a teacher in the Department of Electronics at the University of Msila, Algeria.

His research interests include sensors, neural networks, modeling, and analog circuit and mixed circuit design.

E-mail: kouda-souhil@hotmail.fr



Abdelghani Dandougua received the B. Eng. degree from University of Batna, Algeria, and the M. Sc. degree from University of Batna in 2003 and 2008, respectively. Currently, he is a researcher in the Center for Development of Advanced Technologies, Microelectronics and Nanotechnology Division.

His research interests include sensors, digital, and analog circuit design and mixed circuit, ADC design, and sigma delta ADC.

E-mail: dendouga\_gh@hotmail.com



**N. E. Bouguechal** received the degree of the electronics engineer from National Polytechnical School of Algiers in 1976, and received the M. Sc. degree in nuclear engineering from the Nuclear Center of Algiers in 1978. He obtained his Ph. D. degree in engineering in 1989 from the University of Lancaster, UK. From 1976 to 1980, he worked in the Nuclear Center of Algiers in the Reactor Group. From 1981, he has been

working as a lecturer and as a full time professor of electronics. He has been director of the Institute of Electronics, vice-president for Postgraduate and Research Affairs and dean of the Faculty of Engineering as well as director of the Advanced Electronics Laboratory of the University of Batna.

His research interests include robotics, mobile robotics and FMS, microprocessors, programmable logic, signal processing, telecommunications and microelectronics (ASIC design in collaboration with TU-Berlin).

E-mail: bougnour@yahoo.fr